EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 280

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
8–2
Figure 8–1. I/O Bank Support in the Stratix IV Device Family
Notes to
(1) Column input buffers are true LVDS buffers, but do not support 100-Ω differential on-chip termination.
(2) Column output buffers are single ended and need external termination schemes to support LVDS, mini-LVDS, and RSDS standards. For more
(3) Row input buffers are true LVDS buffers and support 100-Ω differential on-chip termination.
(4) Row output buffers are true LVDS buffers.
Stratix IV Device Handbook Volume 1
information, refer to the
Figure
with 'Use External PLL'
Option Enabled
LVDS Interface
8–1:
For high-speed differential interfaces, the Stratix IV device family supports the
following differential I/O standards:
In the Stratix IV device family, I/Os are divided into row and column I/Os.
shows I/O bank support for the Stratix IV device family. The row I/Os provide
dedicated SERDES circuitry.
I/O Features in Stratix IV Devices
Data realignment
DPA
Synchronizer (FIFO buffer)
Phase-locked loops (PLLs) (located on left and right sides of the device)
LVDS
Mini-LVDS
Reduced swing differential signaling (RSDS)
SERDES Circuitry (3), (4)
Row I/Os with
Dedicated
chapter.
Chapter 8: High-Speed Differential I/O Interfaces and DPA in Stratix IV Devices
with 'Use External PLL'
Option Disabled
LVDS Interface
(Note
LVDS I/Os
1), (2), (3),
(4)
February 2011 Altera Corporation
Column I/Os (1), (2)
Figure 8–1
Overview

Related parts for EP4SE530H40I3