EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 364

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
10–30
Figure 10–12. Multiple-Device PS Configuration When Both Devices Receive the Same Data
Notes to
(1) Connect the resistor to a supply that provides an acceptable input signal for all Stratix IV devices in the chain. V
(2) The nCEO pins of both devices are left unconnected when configuring the same configuration data into multiple devices.
Stratix IV Device Handbook Volume 1
meet the V
(MAX II Device or
Figure
Microprocessor)
External Host
ADDR
IH
Memory
10–12:
specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with V
f
1
DATA0
If you have enabled the Auto-restart configuration after error option, the nSTATUS pin
transitions from high to low and back again to high when a configuration error is
detected. This appears as a low pulse at the nSTATUS pin with a minimum pulse width
of 10 μs to a maximum pulse width of 500 μs, as defined in the t
In your system, you can have multiple devices that contain the same configuration
data. To support this configuration scheme, all device nCE inputs are tied to GND,
while the nCEO pins are left floating. All other configuration pins (nCONFIG, nSTATUS,
DCLK, DATA0, and CONF_DONE) are connected to every device in the chain.
Configuration signals can require buffering to ensure signal integrity and prevent
clock skew problems. Ensure that the DCLK and DATA lines are buffered for every fourth
device. Devices must be the same density and package. All devices start and complete
configuration at the same time.
Figure 10–12
receiving the same configuration data.
You can use a single configuration chain to configure Stratix IV devices with other
Altera devices. To ensure that all devices in the chain complete configuration at the
same time, or that an error flagged by one device initiates reconfiguration in all
devices, all of the device CONF_DONE and nSTATUS pins must be tied together.
For more information about configuring multiple Altera devices in the same
configuration chain, refer to the
volume 2 of the Configuration Handbook.
V
CCPGM (1)
10 k Ω
V
CCPGM (1)
shows multi-device PS configuration when both Stratix IV devices are
10 k Ω
Chapter 10: Configuration, Design Security, and Remote System Upgrades in Stratix IV Devices
GND
CONF_DONE
nSTATUS
nCE
DATA0
nCONFIG
DCLK
Stratix IV Device
Configuring Mixed Altera FPGA Chains
MSEL2
MSEL1
MSEL0
nCEO
N.C.
GND
V
(2)
CCPGM
GND
CONF_DONE
nSTATUS
nCE
DATA0
nCONFIG
DCLK
Stratix IV Device
CCPGM
STATUS
April 2011 Altera Corporation
MSEL2
MSEL1
MSEL0
Passive Serial Configuration
nCEO
must be high enough to
specification.
chapter in
N.C.
GND
(2)
V
CCPGM
CCPGM
.

Related parts for EP4SE530H40I3