EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 738

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
2–66
Figure 2–35. FPGA Fabric-Receiver Interface Clocking in a x4 Bonded Channel Configuration
Note to
(1) The green lines represent low-speed parallel clock from the CMU0 clock divider.
Stratix IV Device Handbook Volume 2: Transceivers
Figure
2–35:
1
Bonded Channel Configuration
All bonded transceiver channel configurations have rate matcher in the receiver data
path. In ×4 and ×8 bonded channel configurations, the Quartus II software
automatically drives the read port of the receiver phase compensation FIFO in all
channels with the coreclkout signal (from the master transceiver block in the case of
×8 bonded mode). Use the coreclkout signal to latch the receiver data and status
signals from all channels in the FPGA fabric.
This configuration uses one FPGA global and/or regional clock resource per bonded
link for the coreclkout signal.
Figure 2–35
configuration.
and Status
and Status
Channel 3
Channel 2
Channel 1
and Status
Channel 0
and Status
RX Data
RX Data
RX Data
RX Data
Logic
Logic
Logic
Logic
FPGA
Fabric
rx_coreclk[2]
rx_coreclk[1]
rx_coreclk[0]
rx_coreclk[3]
shows the FPGA fabric-Receiver interface clocking in ×4 bonded channel
coreclkout
Reference
Clock
/2
Compensation
Compensation
CMU1
CMU0
Compensation
Compensation
Compensation
rdclk
rdclk
rdclk
rdclk
rdclk
PLL
PLL
RX Phase
RX Phase
RX Phase
RX Phase
RX Phase
FIFO
FIFO
FIFO
FIFO
FIFO
wrclk
wrclk
wrclk
wrclk
wrclk
Divider
CMU0
Clock
/2
/2
/2
/2
Chapter 2: Transceiver Clocking in Stratix IV Devices
Low-Speed Parallel Clock
from CMU0 Clock Divider
Low-Speed Parallel Clock
from CMU0 Clock Divider
Low-Speed Parallel Clock
from CMU0 Clock Divider
Low-Speed Parallel Clock
from CMU0 Clock Divider
Transmitter Channel PCS
Transmitter Channel PCS
Transmitter Channel PCS
Transmitter Channel PCS
CMU1 Channel
CMU0 Channel
Channel 2
Channel 3
Channel 1
FPGA Fabric-Transceiver Interface Clocking
Channel 0
February 2011 Altera Corporation
(Note 1)

Related parts for EP4SE530H40I3