EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 645

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Calibration Blocks
Table 1–70. Differences Between the 10G ATX PLL, 6G ATX PLL, and CMU PLL (Part 2 of 2)
Calibration Blocks
February 2011 Altera Corporation
Power Supply—V
options for PLLs
Phase noise
Notes to
(1) Using the L dividers available in ATX PLLs.
(2) For improved jitter performance, Altera strongly recommends using the refclk pins of the transceiver block located immediately below the 10G
(3) For more information, refer to the Input Reference Clock Source table in the
(4) Option in Stratix IV GT devices.
(5) For more information about phase noise and PLL bandwidths of ATX and CMU PLLs, refer to the characterization reports.
Difference Category/PLLs
ATX PLL block to drive the input reference clock.
Table
Calibration Block Location
1–70:
CCA_L/R
Stratix IV GX and GT devices contain calibration circuits that calibrate the OCT
resistors and the analog portions of the transceiver blocks to ensure that the
functionality is independent of process, voltage, or temperature variations.
Figure 1–167
different Stratix IV GX and GT devices. In
calibration block R0 and L0 refer to the calibration blocks on the right and left side of
the devices, respectively.
Figure 1–167. Calibration Block Locations in Stratix IV GX and GT Device with Two Transceiver
Blocks (on Each Side)
(V)
Lower when compared
with the CMU PLL
10G ATX PLL
shows the location and number of calibration blocks available for
2K
3.3
Ω
ATX PLL L0
Calibration
(5)
Block L0
GXBL1
GXBL0
Lower when compared with the
Stratix IV GX and GT
Stratix IV Transceiver Clocking
CMU PLL
6G ATX PLL
Device
3.3
Figure 1–167
3.0 or
(4)
(5)
Stratix IV Device Handbook Volume 2: Transceivers
ATX PLL R0
Calibration
GXBR0
Block R0
GXBR1
through
chapter.
Higher when compared with
Figure
the ATX PLLs
2K
Ω
CMU PLL
3.3
2.5 or
3.0 or
1–172, the
(4)
(5)
1–201

Related parts for EP4SE530H40I3