EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 538

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–94
Figure 1–83. MSByte and LSByte of the Two-Byte Transmitter Data Straddled Across Two Word Boundaries
Figure 1–84. MSByte and LSByte of the Four-Byte Transmitter Data Straddled Across Two Word Boundaries
Stratix IV Device Handbook Volume 2: Transceivers
tx_datain[15:8]
tx_datain[7:0]
(MSByte)
(LSByte)
tx_datain[31:16]
tx_datain[15:0]
(MSBytes)
(LSBytes)
D2
D1
D3D4
D1D2
In double-width modes with the 32-bit or 40-bit FPGA fabric-transceiver interface, the
byte deserializer receives two data bytes (16 or 20 bits) and deserializes it into four
data bytes (32 or 40 bits).
LSBytes of the four-byte transmitter data appears straddled across two word
boundaries after getting byte deserialized at the receiver.
Stratix IV GX and GT transceivers have an optional byte ordering block in the receiver
datapath that you can use to restore proper byte ordering before forwarding the data
to the FPGA fabric. The byte ordering block looks for the user-programmed byte
ordering pattern in the byte-deserialized data. You must select a byte ordering pattern
that you know appears at the LSByte(s) position of the parallel transmitter data. If the
byte ordering block finds the programmed byte ordering pattern in the MSByte(s)
position of the byte-deserialized data, it inserts the appropriate number of
user-programmed PAD bytes to push the byte ordering pattern to the LSByte(s)
position, thereby restoring proper byte ordering.
D4
D3
Transmitter
D7D8
D5D6
Transmitter
D6
D5
Serializer
Serializer
Byte
Byte
xx D1D2 D2D4 D5D6 D7D8 xx
xx D1 D2 D3 D4 D5 D6 xx
Figure 1–84
shows a scenario in which the two MSBytes and
Deserializer
Deserializer
Byte
Chapter 1: Transceiver Architecture in Stratix IV Devices
Byte
Receiver
Receiver
D1
xx
D1D2
xx
D3
D2
D5D6
D3D4
February 2011 Altera Corporation
D5
D4
Transceiver Block Architecture
D7D8
xx
D6
xx
rx_dataout[31:16]
rx_dataout[15:0]
(LSBytes)
(MSBytes)
rx_dataout[15:8]
rx_dataout[7:0]
(LSByte)
(MSByte)

Related parts for EP4SE530H40I3