EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 82

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
4–2
Stratix IV DSP Block Overview
Table 4–1. Number of DSP Blocks in Stratix IV Devices (Part 1 of 2)
Stratix IV Device Handbook Volume 1
Stratix IV GX
Stratix IV E
Family
EP4SE230
EP4SE360
EP4SE530
EP4SE820
EP4SGX70
EP4SGX110
EP4SGX180
EP4SGX230
EP4SGX290
EP4SGX360
EP4SGX360
EP4SGX530
Device
Each Stratix IV device has two to seven columns of DSP blocks that implement
multiplication, multiply-add, multiply-accumulate (MAC), and dynamic shift
functions efficiently. Architectural highlights of the Stratix IV DSP block include:
Table 4–1
(1)
(2)
High-performance, power optimized, fully registered, and pipelined
multiplication operations
Natively supported 9-, 12-, 18-, and 36-bit wordlengths
Natively supported 18-bit complex multiplications
Efficiently supported floating-point arithmetic formats (24-bit for single precision
and 53-bit for double precision)
Signed and unsigned input support
Built-in addition, subtraction, and accumulation units to combine multiplication
results efficiently
Cascading 18-bit input bus to form the tap-delay line for filtering applications
Cascading 44-bit output bus to propagate output results from one block to the next
block without external logic support
Rich and flexible arithmetic rounding and saturation units
Efficient barrel shifter support
Loopback capability to support adaptive filtering
161
130
128
120
115
161
104
130
128
128
48
64
lists the number of DSP blocks for the Stratix IV device family.
Multipliers
1,288
1,040
1,024
1,288
1,040
1,024
1,024
9 × 9
960
384
512
920
832
Independent Input and Output Multiplication Operators
Multipliers
12 × 12
966
780
768
720
288
384
690
966
624
780
768
768
Multipliers
18 × 18
644
520
512
480
192
256
460
644
416
520
512
512
Complex
18 × 18
322
260
256
240
128
230
322
208
260
256
256
96
Chapter 4: DSP Blocks in Stratix IV Devices
Multipliers
36 × 36
322
260
256
240
128
230
322
208
260
256
256
96
February 2011 Altera Corporation
Stratix IV DSP Block Overview
High-Precision
Adder Mode
Multipliers
Multiplier
18 × 36
644
520
512
480
192
256
460
644
416
520
512
512
Multipliers
Multiplier
18 × 18
Adder
Mode
1,040
1,024
1,024
1288
1040
1024
1288
Four
960
384
512
920
832

Related parts for EP4SE530H40I3