EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 794

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
3–40
Stratix IV Device Handbook Volume 2: Transceivers
In this case, the ATX PLL provides the high-speed clock to the transmitter channel of
inst1. Therefore, you can combine 10 channels of inst0 and one channel of inst1 in
two transceiver blocks, as shown in
Figure 3–21. Combining Basic (PMA Direct) ×N Configuration with Non-Basic (PMA Direct)
Configuration Using an ATX PLL for Example 10
Notes to
(1) The ATX PLL provides the high-speed clock to channel 0 of inst1.
(2) The red lines represent the ×N top clock line, the blue lines represent the ×4 clock line, and the black line represents
the ×N bottom clock line.
Figure
3–21:
Base data rate
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
ATX PLL
5 Gbps
CMU0
CMU0 Channel
PLL
RX
RX
RX
RX
RX
Inst0: Channel 0
RX
RX
RX
RX
RX
ATX PLL block
Inst0: Channel 4
RX
Inst0: Channel 1
Inst0: Channel 2
Inst0: Channel 5
Inst0: Channel 8
Inst0: Channel 3
Inst0: Channel 6
Inst0: Channel 7
Inst0: Channel 9
Inst1: Channel 0
GXBR0
GXBR1
Combining Transceiver Channels in Basic (PMA Direct) Configurations
Figure
TX
TX
TX
TX
TX
Central
Divider
TX
TX
TX
TX
TX
Clock
TX
Central
Divider
Clock
(Note 1)
3–21.
x4 Clock Line (2)
xN Bottom Clock Line (2)
xN Top Clock Line (2)
February 2011 Altera Corporation

Related parts for EP4SE530H40I3