EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 461

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Figure 1–12. Stratix IV GX and GT Transceiver Datapath
February 2011 Altera Corporation
FPGA
Fabric
Transceiver Channel Architecture
1
The Stratix IV GT transceiver architecture has the following components:
Four transceiver channels and two CMU channels are located in each transceiver
block on the left and right sides of the device. Each Stratix IV GT device also has two
10G ATX PLLs that support data rates between 9.9 Gbps and 11.3 Gbps. Additionally,
each Stratix IV GT device has two 6G ATX PLLs that support data rates between
600 Mbps and 6.5 Gbps, except the EP4S100G5F45 device that has four 6G ATX PLLs.
The 6G ATX PLL does not support all data rates between 600 Mbps and 6.5 Gbps.
Figure 1–12
Each transceiver channel consists of the:
Each transceiver channel interfaces to either the PCIe hard IP block (PCIe hard
IP-transceiver interface) or directly to the FPGA fabric (FPGA fabric-transceiver
interface). The transceiver channel interfaces to the PCIe hard IP block if the hard IP
block is used to implement the PCIe PHY MAC, data link layer, and transaction layer.
Otherwise, the transceiver channel interfaces directly to the FPGA fabric.
Regular transceiver channels with PMA and PCS support
CMU channels with PMA-only support
ATX PLL blocks
Transmitter channel, further divided into:
Receiver channel, further divided into:
Transmitter channel PCS
Transmitter channel PMA
Receiver channel PCS
Receiver channel PMA
Compensation
wrclk
shows the Stratix IV GX and GT transceiver channel datapath.
TX Phase
FIFO
rdclk
Byte Serializer
wrclk
Receiver Channel PCS
Transmitter Channel PCS
rdclk
Transmitter Channel Datapath
Receiver Channel Datapath
8B/10B Encoder
Stratix IV Device Handbook Volume 2: Transceivers
Transmitter Channel
Receiver Channel
PMA
PMA
1–17

Related parts for EP4SE530H40I3