HD64F7047F50V Renesas Electronics America, HD64F7047F50V Datasheet - Page 583

IC H8 MCU FLASH 256K 100TQFP

HD64F7047F50V

Manufacturer Part Number
HD64F7047F50V
Description
IC H8 MCU FLASH 256K 100TQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheets

Specifications of HD64F7047F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Package
100PQFP
Family Name
SuperH
Maximum Speed
50 MHz
Operating Supply Voltage
5 V
Data Bus Width
32 Bit
Number Of Programmable I/os
53
Interface Type
CAN/SCI
On-chip Adc
16-chx10-bit
Number Of Timers
7
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047F50V
Manufacturer:
PANJIT
Quantity:
30 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS
Quantity:
386
Part Number:
HD64F7047F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7047F50V
Quantity:
2 070
18.3
Port D is an input/output port with the nine pins shown in figure 18.3.
18.3.1
Port D has the following register. For details on register addresses and register states during each
processing, refer to appendix A, Internal I/O Register.
• Port D data register L (PDDRL)
18.3.2
The port D data register L (PDDRL) is a 16-bit readable/writable register that stores port D data.
Bits PD8DR to PD0DR correspond to pins PD8 to PD0 (multiplexed functions omitted here).
When a pin functions is a general output, if a value is written to PDDRL, that value is output
directly from the pin, and if PDDRL is read, the register value is returned directly regardless of the
pin state.
When a pin functions is a general input, if PDDRL is read, the pin state, not the register value, is
returned directly. If a value is written to PDDRL, although that value is written into PDDRL, it
does not affect the pin state. Table 18.3 summarizes port D data register L read/write operations.
Note: * Only for the F-ZTAT version (no corresponding function in the mask version.)
Port D
Port D
Register Descriptions
Port D Data Register L (PDDRL)
PD8 (I/O) / UBCTRG (output)*
PD7 (I/O) / D7 (I/O) / AUDSYNC (I/O)*
PD6 (I/O) / D6 (I/O) / AUDCK (I/O)*
PD5 (I/O) / D5 (I/O) / AUDMD (input)*
PD4 (I/O) / D4 (I/O) / AUDRST (input)*
PD3 (I/O) / D3 (I/O) / AUDATA3 (I/O)*
PD2 (I/O) / D2 (I/O) / SCK2 (I/O) / AUDATA2 (I/O)*
PD1 (I/O) / D1 (I/O) / TXD2 (output) / AUDATA1 (I/O)*
PD0 (I/O) / D0 (I/O) / RXD2 (input) / AUDATA0 (I/O)*
Figure 18.3 Port D
Rev. 2.00, 09/04, page 541 of 720

Related parts for HD64F7047F50V