HD64F7047F50V Renesas Electronics America, HD64F7047F50V Datasheet - Page 459

IC H8 MCU FLASH 256K 100TQFP

HD64F7047F50V

Manufacturer Part Number
HD64F7047F50V
Description
IC H8 MCU FLASH 256K 100TQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheets

Specifications of HD64F7047F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Package
100PQFP
Family Name
SuperH
Maximum Speed
50 MHz
Operating Supply Voltage
5 V
Data Bus Width
32 Bit
Number Of Programmable I/os
53
Interface Type
CAN/SCI
On-chip Adc
16-chx10-bit
Number Of Timers
7
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047F50V
Manufacturer:
PANJIT
Quantity:
30 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS
Quantity:
386
Part Number:
HD64F7047F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7047F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7047F50V
Quantity:
2 070
Bit
2
1
Bit Name
MCR2
MCR1
Initial
Value
0
0
R/W
R/W
R/W
Description
Message Transmission Method
0: Transmission order determined by message identifier
1: Transmission order determined by mailbox number
HCAN2 Halt Mode
When this bit is set to 1, the HCAN2 completes current
operation and then disconnects the CAN bus. The
HCAN2 remains in halt mode until this bit is cleared.
During halt mode, the CAN interface does not join in the
CAN bus activity or neither store nor transmit messages.
The contents of all registers and mailboxes remain.
If the HCAN2 is in transmission or reception, the HCAN2
completes the operation and enters halt mode. If the CAN
bus is in the idle state or intermission state, HCAN2
enters halt mode immediately. IRR0 and GST4 notify that
the HCAN has entered halt mode. If a halt request is
made during bus off, HCAN2 remains bus off even after
128 × 11 recessive bits. To exit this state, halt mode
should be cleared by the software.
Since the HCAN2 does not join in the bus activity in halt
mode, the HCAN2 configuration can be changed. To join
in the CAN bus activity, this bit need to be cleared to 0.
After this bit is cleared to 0, the CAN interface waits until it
detects 11 recessive bits, and then joins in the CAN bus
activity.
0: Normal operating mode
1: Transition to halt mode is requested
priority
priority (TXPR30 > TXPR1)
Rev. 2.00, 09/04, page 417 of 720

Related parts for HD64F7047F50V