DF61654N50FTV Renesas Electronics America, DF61654N50FTV Datasheet - Page 654

IC H8SX/1654 MCU FLASH 120TQFP

DF61654N50FTV

Manufacturer Part Number
DF61654N50FTV
Description
IC H8SX/1654 MCU FLASH 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of DF61654N50FTV

Core Processor
H8SX
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, PWM, WDT
Number Of I /o
75
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)3DK1657 - DEV EVAL KIT FOR H8SX/1657
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF61654N50FTV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 14 Serial Communication Interface (SCI, IrDA, CRC)
14.6.2
Before transmitting and receiving data, first clear the TE and RE bits in SCR to 0, then initialize
the SCI as described in a sample flowchart in figure 14.18. When the operating mode, transfer
format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When
the TE bit is cleared to 0, the TDRE flag is set to 1. However, clearing the RE bit to 0 does not
initialize the RDRF, PER, FER, and ORER flags, or RDR.
Rev.1.00 Sep. 08, 2005 Page 604 of 966
REJ09B0219-0100
SCI Initialization (Clocked Synchronous Mode) (SCI_0, 1, 2, and 4 only)
Note: In simultaneous transmit and receive operations, the TE and RE bits should both
Clear TE and RE bits in SCR to 0
set RIE, TIE, TEIE, and MPIE bits
Set TE or RE bit in SCR to 1, and
Set corresponding bit in ICR to 1
Set CKE1 and CKE0 bits in SCR
Set data transfer format in
be cleared to 0 or set to 1 simultaneously.
(TE and RE bits are 0)
1-bit interval elapsed?
Set value in BRR
Start initialization
SMR and SCMR
<Transfer start>
Figure 14.18 Sample SCI Initialization Flowchart
Yes
Wait
No
[5]
[2]
[3]
[1]
[4]
[1]
[2] Set the clock selection in SCR. Be sure
[3] Set the data transfer format in SMR and
[4] Write a value corresponding to the bit
[5] Wait at least one bit interval, then set
to clear bits RIE, TIE, TEIE, and MPIE,
and bits TE and RE, to 0.
SCMR.
rate to BRR. This step is not necessary
if an external clock is used.
the TE bit or RE bit in SCR to 1.
Also set the RIE, TIE TEIE, and MPIE
bits. Setting the TE and RE bits enables
the TxD and RxD pins to be used.
Set the bit in ICR for the corresponding
pin when receiving data or using an
external clock.

Related parts for DF61654N50FTV