DF61654N50FTV Renesas Electronics America, DF61654N50FTV Datasheet - Page 236

IC H8SX/1654 MCU FLASH 120TQFP

DF61654N50FTV

Manufacturer Part Number
DF61654N50FTV
Description
IC H8SX/1654 MCU FLASH 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of DF61654N50FTV

Core Processor
H8SX
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, PWM, WDT
Number Of I /o
75
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)3DK1657 - DEV EVAL KIT FOR H8SX/1657
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF61654N50FTV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 6 Bus Controller (BSC)
6.7.3
Table 6.16 shows the pins used for the byte control SRAM interface.
In the byte control SRAM interface, write strobe signals (LHWR and LLWR) are output from the
byte select strobes. The RD/WR signal is used as a write enable signal.
Table 6.16 I/O Pins for Byte Control SRAM Interface
Rev.1.00 Sep. 08, 2005 Page 186 of 966
REJ09B0219-0100
Pin
AS/AH
CSn
RD
RD/WR
LHWR/LUB
LLWR/LLB
WAIT
A20 to A0
D15 to D0
I/O Pins Used for Byte Control SRAM Interface
When Byte Control
SRAM is Specified
AS
CSn
RD
RD/WR
LUB
LLB
WAIT
A20 to A0
D15 to D0
Name
Address
strobe
Chip select
Read strobe
Read/write
Lower-upper
byte select
Lower-lower
byte select
Wait
Address pin
Data pin
I/O
Output
Output
Output
Output
Output
Output
Input
Output
Input/
output
Function
Strobe signal indicating that the address
output on the address bus is valid when a
basic bus interface space or byte control
SRAM space is accessed
Strobe signal indicating that area n is
selected
Output enable for the SRAM when the byte
control SRAM space is accessed
Write enable signal for the SRAM when the
byte control SRAM space is accessed
Upper byte select when the 16-bit byte
control SRAM space is accessed
Lower byte select when the 16-bit byte
control SRAM space is accessed
Wait request signal used when an external
address space is accessed
Address output pin
Data input/output pin

Related parts for DF61654N50FTV