EFM32G200F64 Energy Micro, EFM32G200F64 Datasheet - Page 96

MCU 32BIT 64KB FLASH 32-QFN

EFM32G200F64

Manufacturer Part Number
EFM32G200F64
Description
MCU 32BIT 64KB FLASH 32-QFN
Manufacturer
Energy Micro
Series
Geckor
Datasheets

Specifications of EFM32G200F64

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
32MHz
Connectivity
EBI/EMI, I²C, IrDA, SmartCard, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.8 V
Data Converters
A/D 4x12b, D/A 1x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
32-VQFN Exposed Pad
Processor Series
EFM32G200
Core
ARM Cortex-M3
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
I2C, UART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
24
Number Of Timers
2
Operating Supply Voltage
1.8 V to 3.8 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EFM32G200F64-QFN32
Quantity:
714
4.3.2.1 About IT folding
4.3.3 CPUID Base Register
4.3.4 Interrupt Control and State Register
2011-02-04 - d0002_Rev1.00
In some situations, the processor can start executing the first instruction in an IT block while it is still
executing the IT instruction. This behavior is called IT folding, and improves performance, However, IT
folding can cause jitter in looping. If a task must avoid jitter, set the DISFOLD bit to 1 before executing
the task, to disable IT folding.
The CPUID register contains the processor part number, version, and implementation information. See
the register summary in Table 4.12 (p. 94) for its attributes. The bit assignments are:
Table 4.14. CPUID register bit assignments
The ICSR:
• provides:
• indicates:
31
Bits
[2]
[1]
[0]
Bits
[31:24]
[23:20]
[19:16]
[15:4]
[3:0]
• a set-pending bit for the Non-Maskable Interrupt (NMI) exception
• set-pending and clear-pending bits for the PendSV and SysTick exceptions
• the exception number of the exception being processed
• whether there are preempted active exceptions
• the exception number of the highest priority pending exception
• whether any interrupts are pending.
Im plem enter
Name
DISFOLD
DISDEFWBUF
DISMCYCINT
Name
Implementer
Variant
Constant
PartNo
Revision
24 23
Function
When set to 1, disables IT folding. see Section 4.3.2.1 (p. 96) for more information.
When set to 1, disables write buffer use during default memory map accesses. This causes
all bus faults to be precise bus faults but decreases performance because any store to
memory must complete before the processor can execute the next instruction.
Note
When set to 1, disables interruption of load multiple and store multiple instructions. This
increases the interrupt latency of the processor because any LDM or STM must complete
before the processor can stack the current state and enter the interrupt handler.
Function
Implementer code:
0x41 = ARM
Variant number, the r value in the rnpn product revision identifier:
0x2 = r2pX
Reads as 0xF
Part number of the processor:
0xC23 = Cortex-M3
Revision number, the p value in the rnpn product revision identifier:
0x0 = rXp0
0x1 = rXp1
Variant
This bit only affects write buffers implemented in the Cortex-M3 processor.
20 19
Constant
16 15
...the world's most energy friendly microcontrollers
96
PartNo
www.energymicro.com
4 3
Revision
0

Related parts for EFM32G200F64