HD6413007F20 Renesas Electronics America, HD6413007F20 Datasheet - Page 720

IC H8 MCU ROMLESS 5V 100QFP

HD6413007F20

Manufacturer Part Number
HD6413007F20
Description
IC H8 MCU ROMLESS 5V 100QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD6413007F20

Core Processor
H8/300H
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6413007F20V
Manufacturer:
RENESAS-Pb free
Quantity:
2
Appendix B Internal I/O Registers
8TCSR0⎯Timer Control/Status Register 0
Rev.5.00 Sep. 12, 2007 Page 690 of 764
REJ09B0396-0500
Note: * Only 0 can be written to bits 7 to 5, to clear these flags.
Initial value
Read/Write
Bit
Compare match/input capture flag B
0
1
R/(W)*
CMFB
[Clearing condition]
Read CMFB when CMFB = 1, then write 0 in CMFB.
[Setting conditions]
• 8TCNT = TCORB
• The 8TCNT value is transferred to TCORB by an input capture signal when
7
0
TCORB functions as an input capture register.
Compare match flag A
0
1
R/(W)*
CMFA
[Setting condition]
8TCNT = TCORA
[Clearing condition]
Read CMFA when CMFA = 1, then write 0 in CMFA.
6
0
Timer overflow flag
0
1
R/(W)*
OVF
[Clearing condition]
Read OVF when OVF = 1, then write 0 in OVF.
[Setting condition]
8TCNT overflows from H'FF to H'00.
5
0
Note: * TRGE is bit 7 of the A/D control register (ADCR).
A/D trigger enable
TRGE
0
1
ADTE
R/W
*
4
0
ADTE
Bit 4
0
1
0
1
Output/input capture edge select B3 and B2
8TCSR1
ICE in
0
1
A/D converter start requests by compare match
A or an external trigger are disabled
A/D converter start requests by compare match
A or an external trigger are enabled
A/D converter start requests by an external trigger are enabled, and
A/D converter start requests by compare match A are disabled
A/D converter start requests by compare match A are enabled, and
A/D converter start requests by an external trigger are disabled
OIS3
R/W
3
0
Bit 3
OIS3
0
1
0
1
H'FFF82
Bit 1
OS1
Output select A1 and A0
OIS2
0
1
R/W
Bit 2
OIS2
2
0
0
1
0
1
0
1
0
1
Bit 0
OS0
Description
0
1
0
1
No change at compare match B
0 output at compare match B
1 output at compare match B
Output toggles at compare match B
TCORB input capture on rising edge
TCORB input capture on falling edge
TCORB input capture on both rising
and falling edges
No change at compare match A
0 output at compare match A
1 output at compare match A
Output toggles at compare
match A
OS1
R/W
1
0
Description
Description
OS0
R/W
0
0
8-bit timer channel 0

Related parts for HD6413007F20