HD6413007F20 Renesas Electronics America, HD6413007F20 Datasheet - Page 404

IC H8 MCU ROMLESS 5V 100QFP

HD6413007F20

Manufacturer Part Number
HD6413007F20
Description
IC H8 MCU ROMLESS 5V 100QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheet

Specifications of HD6413007F20

Core Processor
H8/300H
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6413007F20V
Manufacturer:
RENESAS-Pb free
Quantity:
2
10. 8-Bit Timers
• Channels 2 and 3:
Rev.5.00 Sep. 12, 2007 Page 374 of 764
REJ09B0396-0500
⎯ Setting when Input Capture Occurs
⎯ Counter Clear Specification
⎯ OVF Flag Operation
When bits CKS2 to CKS0 are set to (100) in 8TCR2, the timer functions as a single 16-bit
timer with channel 2 occupying the upper 8 bits and channel 3 occupying the lower 8 bits.
⎯ Setting when Compare Match Occurs
⎯ Setting when Input Capture Occurs
⎯ Counter Clear Specification
• The CMFB flag is set to 1 in 8TCR0 and 8TCR1 when the ICE bit is 1 in 8TCSR1 and
• TMIO
• If counter clear on compare match or input capture has been selected by the CCLR1
• The settings of the CCLR1 and CCLR0 bits in 8TCR1 are ignored. The lower 8 bits
• The OVF flag is set to 1 in 8TCSR0 when the 16-bit counter (8TCNT0 and 8TCNT1)
• The OVF flag is set to 1 in 8TCSR1 when the 8-bit counter (8TCNT1) overflows (from
• The CMF flag is set to 1 in 8TCR2 when a 16-bit compare match occurs.
• The CMF flag is set to 1 in 8TCR3 when a lower 8-bit compare match occurs.
• TMO
• TMIO
• The CMFB flag is set to 1 in 8TCR2 and 8TCR3 when the ICE bit is 1 in 8TCSR3 and
• TMIO
• If counter clear on compare match has been selected by the CCLR1 and CCLR0 bits in
• The settings of the CCLR1 and CCLR0 bits in 8TCR3 are ignored. The lower 8 bits
input capture occurs.
in 8TCSR0.
and CCLR0 bits in 8TCR0, the 16-bit counter (both 8TCNT0 and 8TCNT1) is cleared.
cannot be cleared independently.
overflows (from H'FFFF to H'0000).
H'FF to H'00).
accordance with the 16-bit compare match conditions.
accordance with the lower 8-bit compare match conditions.
input capture occurs.
in 8TCSR2.
8TCR2, the 16-bit counter (both 8TCNT2 and 8TCNT3) is cleared.
cannot be cleared independently.
2
1
3
3
pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR2 is in
pin input capture input signal edge detection is selected by bits OIS3 and OIS2
pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR3 is in
pin input capture input signal edge detection is selected by bits OIS3 and OIS2

Related parts for HD6413007F20