NH82801GHM S L8YR Intel, NH82801GHM S L8YR Datasheet - Page 485

no-image

NH82801GHM S L8YR

Manufacturer Part Number
NH82801GHM S L8YR
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801GHM S L8YR

Lead Free Status / RoHS Status
Compliant
UHCI Controllers Registers
11.2.5
Intel
®
ICH7 Family Datasheet
FRBASEADD—Frame List Base Address Register
I/O Offset:
Default Value:
This 32-bit register contains the beginning address of the Frame List in the system
memory. HCD loads this register prior to starting the schedule execution by the host
controller. When written, only the upper 20 bits are used. The lower 12 bits are written
as 0’s (4-KB alignment). The contents of this register are combined with the frame
number counter to enable the host controller to step through the Frame List in
sequence. The two least significant bits are always 00. This requires DWord-alignment
for all list entries. This configuration supports 1024 Frame List entries.
31:12
11:0
Bit
Base Address — R/W. These bits correspond to memory address signals [31:12],
respectively.
Reserved
Base + (08h
Undefined
0Bh)
Description
Attribute:
Size:
R/W
32 bits
485

Related parts for NH82801GHM S L8YR