NH82801GHM S L8YR Intel, NH82801GHM S L8YR Datasheet - Page 448

no-image

NH82801GHM S L8YR

Manufacturer Part Number
NH82801GHM S L8YR
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801GHM S L8YR

Lead Free Status / RoHS Status
Compliant
448
Bit
7
6
5
4
3
2
1
0
BIOS Release (BIOS_RLS) — WO.
0 = This bit will always return 0 on reads. Writes of 0 to this bit have no effect.
1 = Enables the generation of an SCI interrupt for ACPI software when a one is
NOTE: GBL_STS being set will cause an SCI, even if the SCI_EN bit is not set.
Software SMI# Timer Enable (SWSMI_TMR_EN) — R/W.
0 = Disable. Clearing the SWSMI_TMR_EN bit before the timer expires will reset
1 = Starts Software SMI# Timer. When the SWSMI timer expires (the timeout
APMC_EN — R/W.
0 = Disable. Writes to the APM_CNT register will not cause an SMI#.
1 = Enables writes to the APM_CNT register to cause an SMI#.
SLP_SMI_EN — R/W.
0 = Disables the generation of SMI# on SLP_EN. Note that this bit must be 0
1 = A write of 1 to the SLP_EN bit (bit 13 in PM1_CNT register) will generate an
LEGACY_USB_EN — R/W.
0 = Disable.
1 = Enables legacy USB circuit to cause SMI#.
BIOS_EN — R/W.
0 = Disable.
1 = Enables the generation of SMI# when ACPI software writes a 1 to the
End of SMI (EOS) — R/W (special). This bit controls the arbitration of the SMI
signal to the processor. This bit must be set for the Intel
to the processor after SMI# has been asserted previously.
0 = Once the ICH7 asserts SMI# low, the EOS bit is automatically cleared.
1 = When this bit is set to 1, SMI# signal will be deasserted for 4 PCI clocks before
NOTE: ICH7 is able to generate 1st SMI after reset even though EOS bit is not set.
GBL_SMI_EN — R/W.
0 = No SMI# will be generated by ICH7. This bit is reset by a PCI reset event.
1 = Enables the generation of SMI# in the system upon any enabled SMI event.
NOTE: When the SMI_LOCK bit is set, this bit cannot be changed.
written to this bit position by BIOS software.
the timer and the SMI# will not be generated.
period depends upon the SWSMI_RATE_SEL bit setting), SWSMI_TMR_STS is
set and an SMI# is generated. SWSMI_TMR_EN stays set until cleared by
software.
before the software attempts to transition the system into a sleep state by
writing a 1 to the SLP_EN bit.
SMI#, and the system will not transition to the sleep state based on that write
to the SLP_EN bit.
GBL_RLS bit (D31:F0:PMBase + 04h:bit 2). Note that if the BIOS_STS bit
(D31:F0:PMBase + 34h:bit 2), which gets set when software writes 1 to
GBL_RLS bit, is already a 1 at the time that BIOS_EN becomes 1, an SMI# will
be generated when BIOS_EN gets set.
its assertion. In the SMI handler, the processor should clear all pending SMIs
(by servicing them and then clearing their respective status bits), set the EOS
bit, and exit SMM. This will allow the SMI arbiter to re-assert SMI upon
detection of an SMI event and the setting of a SMI status bit.
Software must take great care not to set the BIOS_RLS bit (which causes
GBL_STS to be set) if the SCI handler is not in place.
Subsequent SMI require EOS bit is set.
Description
LPC Interface Bridge Registers (D31:F0)
Intel
®
ICH7 to assert SMI# low
®
ICH7 Family Datasheet

Related parts for NH82801GHM S L8YR