NH82801GHM S L8YR Intel, NH82801GHM S L8YR Datasheet - Page 467

no-image

NH82801GHM S L8YR

Manufacturer Part Number
NH82801GHM S L8YR
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801GHM S L8YR

Lead Free Status / RoHS Status
Compliant
LPC Interface Bridge Registers (D31:F0)
10.10.7
10.10.8
Intel
®
ICH7 Family Datasheet
GP_IO_SEL2—GPIO Input/Output Select 2
Register[63:32]
Offset Address: GPIOBASE +34h
Default Value:
Lockable:
GP_LVL2—GPIO Level for Input or Output 2
Register[63:32]
Offset Address: GPIOBASE +38h
Default Value:
Lockable:
31:18,
17:16,
31:18,
17:16,
15:8
15:8
7:0
Bit
7:0
Bit
Always 0. No corresponding GPIO.
GP_IO_SEL2[49:48, 39:32] — R/W.
0 = GPIO signal is programmed as an output.
1 = Corresponding GPIO signal (if enabled in the GPIO_USE_SEL2 register) is
Reserved. Read-only 0
GP_LVL[49:48, 39:32] — R/W.
If GPIO[n] is programmed to be an output (via the corresponding bit in the GP_IO_SEL
register), then the corresponding GP_LVL[n] bit can be updated by software to drive a
high or low value on the output pin. 1 = high, 0 = low.
If GPIO[n] is programmed as an input, then the corresponding GP_LVL bit reflects the
state of the input signal (1 = high, 0 = low.) and writes will have no effect.
When configured in native mode (GPIO_USE_SEL[n] is 0), writes to these bits have no
effect. The value reported in this register is undefined when programmed as native
mode.
programmed as an input.
000000F0h
No
00030003h
No
§
Description
Description
Attribute:
Size:
Power Well:
Attribute:
Size:
Power Well:
R/W
32-bit
CPU I/O for 17, Core for
16, 7:0
R/W
32-bit
CPU I/O for 17, Core for
16:0
467

Related parts for NH82801GHM S L8YR