TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 376

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
USBINTFR1
(07F0H)
Prohibit to
read-
modify-
write
Note: The above interrupts can release Halt state from IDLE2 and IDLE1 mode. (STOP mode cannot be released)
*Those 6 interrupts of all 24 INTUSB sources can release Halt state from IDLE1 mode. Therefore, a low power dissipation
system can be built. However, the method of use is limited as below.
Shift to IDLE1 mode :
Release from IDLE1 mode :
bit Symbol
Read/Write
Reset State
Function
Execute Halt instruction when the INT_SUS or INT_CLKSTOP flag is “1” ( SUSPEND state )
Release Halt state by INT_RESUME or INT_CLKON request (request of release SUSPEND )
Release Halt state by INT_URST_STR or INT_URST_request (request of RESET )
INT_URST_STR
When read 0: Not generate interrupt
INT_URST_STR (Bit7)
INT_URST_END (Bit6)
INT_SUS (Bit5)
INT_RESUME (Bit4)
INT_CLKSTOP (Bit3)
INT_CLKON (Bit2)
R/W
7
0
This is the flag register for INT_URST_STR (“USB reset” start - interrupt).
This is set to “1” when the UDC started to receive a “USB reset” signal from a
USB-host.
An application program has to initialize the whole UDC with this interrupt.
This is the flag register for INT_URST_END (“USB reset” end - interrupt).
This is set to “1” when the UDC receives a “USB reset end” signal from a
USB-host.
This is the flag register for INT_SUS (suspend - interrupt).
This is set to “1” when the USB changes to “suspend status”.
This is the flag register for INT_RESUME (resume - interrupt).
This is set to “1” when the USB changes to “resume status”.
This is the flag register for INT_CLKSTOP (enables stopping of the clock supply
- interrupt).
This is set to “1” after the USB changes to “suspend status”. Set
USBCR1<USBCLKE> to “0” to stop the clock after detecting this interrupt if
needed.
This is the flag register for INT_CLKON (enabled starting clock supply -
interrupt).
This is set to “1” after changing to “resume status” or when the UDC started to
receive a “USB reset” signal from a USB-host. In case the clock has be stopped,
set USBCR1<USBCLKE> to “1” to start the clock after detecting this interrupt
if needed.
1: Generate interrupt
INT_URST_END
R/W
6
0
92CF26A-374
INT_SUS
R/W
5
0
When write
INT_RESUME
R/W
4
0
1: −
0: Clear flag
INT_CLKSTOP
R/W
3
0
INT_CLKON
R/W
2
0
TMP92CF26A
1
2009-06-25
0

Related parts for TMP92xy26AXBG