TMP91xy25FG Toshiba, TMP91xy25FG Datasheet - Page 2

no-image

TMP91xy25FG

Manufacturer Part Number
TMP91xy25FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP91xy25FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
Ramless
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
2
I2c/sio Bus Channels
-
(s)dram Controller
-
Adc 10-bit Channel
4
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
-
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
49
Power Supply Voltage(v)
3.0 to 3.6
**CAUTION**
to INT3, INTRTC, INTALM0 to INTALM4, INTKEY), which can release the HALT
mode may not be able to do so if they are input during the period CPU is shifting
to the HALT mode (for about 5 clocks of f
is not applicable to this case). (In this case, an interrupt request is kept on hold
internally.)
halt status can be released without difficultly. The priority of this interrupt is
compare with that of the interrupt kept on hold internally, and the interrupt with
higher priority is handled first followed by the other interrupt.
Before use this LSI, refer the section, “Points of Note and Restrictions”.
Thank you very much for making use of Toshiba microcomputer LSIs.
Especially, take care below cautions.
How to release the HALT mode
Usually, interrupts can release all halts status. However, the interrupts = (INT0
If another interrupt is generated after it has shifted to HALT mode completely,
Preface
FPH
) with IDLE1 or STOP mode (IDLE2

Related parts for TMP91xy25FG