MPC8544DS Freescale Semiconductor, MPC8544DS Datasheet - Page 323

BOARD DEVELOPMENT SYSTEM 8544

MPC8544DS

Manufacturer Part Number
MPC8544DS
Description
BOARD DEVELOPMENT SYSTEM 8544
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8544DS

Contents
Board
Processor To Be Evaluated
MPC8544E
Data Bus Width
32 bit
Interface Type
Ethernet, I2C
Operating Supply Voltage
- 0.3 V to + 1.1 V
Leaded Process Compatible
Yes
Peak Reflow Compatible (260 C)
Yes
Rohs Compliant
Yes
For Use With/related Products
MPC8544
For Use With
PPC8544EVTANG - EVAL MPC8544 783FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
e500 Coherency Module
EEBPCR[CPU_PRI] specifies the priority level associated with all e500 core initiated transactions. This
value allows users running time-critical applications to adjust the average response latency of transactions
initiated by the core compared to those initiated by I/O masters. This priority level affects whether e500
core requests can interrupt the streaming of address tenures initiated by (the ECM on behalf of) I/O
masters. Only transactions with a priority greater than the current CCB transaction can interrupt streaming.
The higher the core’s priority, the lower the average latency needed for it to obtain bus grants from the
ECM, because it can interrupt lower priority streaming. The default value of zero gives all core-initiated
transactions the lowest priority, which prevents the core from interrupting I/O master transaction streams.
EEBACR[A_STRM_CNT] allows users to balance response latency with throughput and should prove
useful in tuning systems with multiple time-critical tasks. The default value of 0b11 causes the ECM to
attempt to stream as many as four transactions initiated from the same CCB master. Increasing this value
increases the maximum number of transactions that may be streamed together from any one CCB master.
Raising this value can increase throughput for high priority transactions, but may increase latency for
lower priority transactions from another CCB master. Note that the e500 core must also have streaming
enabled (through HID1[ASTME]) for the CCB to stream.
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Freescale Semiconductor
8-11

Related parts for MPC8544DS