MPC8544DS Freescale Semiconductor, MPC8544DS Datasheet - Page 293

BOARD DEVELOPMENT SYSTEM 8544

MPC8544DS

Manufacturer Part Number
MPC8544DS
Description
BOARD DEVELOPMENT SYSTEM 8544
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8544DS

Contents
Board
Processor To Be Evaluated
MPC8544E
Data Bus Width
32 bit
Interface Type
Ethernet, I2C
Operating Supply Voltage
- 0.3 V to + 1.1 V
Leaded Process Compatible
Yes
Peak Reflow Compatible (260 C)
Yes
Rohs Compliant
Yes
For Use With/related Products
MPC8544
For Use With
PPC8544EVTANG - EVAL MPC8544 783FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 7-18
Figure 7-22
Table 7-19
Freescale Semiconductor
Offset 0x2_0E4C
Reset
0–26
Bits
Bits
0–1
2–3
5–7
27
28
29
30
31
4
W
R
0 1
— DWNUM — TRANSSIZ BURST — TRANSSRC
MBECCINTEN
SBECCINTEN
L2CFGINTEN
TPARINTEN
TRANSSIZ
DWNUM
describes L2ERRINTEN fields.
describes L2ERRATTR fields.
2
Name
Name
shows the L2 error attributes capture register (L2ERRATTR).
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
3
4
Figure 7-22. L2 Error Attributes Capture Register (L2ERRATTR)
Reserved
Double-word number of the detected error (data ECC errors only)
Reserved
Transaction size for detected error
000 8 bytes
001 1 byte
010 2 bytes
011 3 bytes
5
Reserved
Tag parity error reporting enable
0 Tag parity error reporting disabled
1 Tag parity error reporting enabled
Multiple-bit ECC error reporting enable. Note that uncorrectable read errors may cause the
assertion of core_fault_in , which causes the core to generate a machine check interrupt, unless it
is disabled (by clearing HID1[RFXE]). If RFXE is zero and this error occurs,
L2ERRDIS[MBECCDIS] must be cleared and MBECCINTEN must be set to ensure that an
interrupt is generated. For more information, see
Implementation-Dependent Register 1
0 Multiple-bit ECC error reporting disabled
1 Multiple-bit ECC error reporting enabled
Single-bit ECC error reporting enable
0 Single-bit ECC error reporting disabled
1 Single-bit ECC error reporting enabled
Reserved
L2 configuration error reporting enable
0 L2 configuration error reporting disabled
1 L2 configuration error reporting enabled
Single-beat
7
Table 7-18. L2ERRINTEN Field Descriptions
Table 7-19. L2ERRATTR Field Descriptions
8
9 10 11
Burst
Reserved
16 bytes
32 bytes
Reserved
All zeros
15 16 17
(HID1).”
Description
Description
TRANSTYPE
18
Section 6.10.2, “Hardware
100 4 bytes
101 5 bytes
110 6 bytes
111 7 bytes
19
Single-beat
20
L2 Look-Aside Cache/SRAM
Burst
Reserved
Reserved
Reserved
Reserved
Access: Read/Write
30
VALINFO
31
7-23

Related parts for MPC8544DS