MPC8544DS Freescale Semiconductor, MPC8544DS Datasheet - Page 1268

BOARD DEVELOPMENT SYSTEM 8544

MPC8544DS

Manufacturer Part Number
MPC8544DS
Description
BOARD DEVELOPMENT SYSTEM 8544
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8544DS

Contents
Board
Processor To Be Evaluated
MPC8544E
Data Bus Width
32 bit
Interface Type
Ethernet, I2C
Operating Supply Voltage
- 0.3 V to + 1.1 V
Leaded Process Compatible
Yes
Peak Reflow Compatible (260 C)
Yes
Rohs Compliant
Yes
For Use With/related Products
MPC8544
For Use With
PPC8544EVTANG - EVAL MPC8544 783FCPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Complete List of Configuration, Control, and Status Registers
B-2
0x0_104C
0x0_1000
0x0_1008
0x0_1010
0x0_1018
0x0_1040
0x0_1044
0x0_1048
0x0_1060
0x08C
0x10C
0x11C
0x000
0x008
0x010
0x018
0x080
0x084
0x088
0x100
0x104
0x108
0x110
0x114
0x118
0x120
0x124
0x128
0x130
Offset
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
EEBACR—ECM CCB address configuration register
ECM CCB data configuration register (EEBDCR)
EEBPCR—ECM CCB port configuration register
ECM CCB debug register (EEBDR)
ECM full threshold count register 0 (EFTCR0)
ECM full threshold count register 1 (EFTCR1)
ECM full threshold count register 2 (EFTCR2)
ECM full threshold count register 3 (EFTCR3)
ECM full threshold count register 4 (EFTCR4)
CS0_BNDS—Chip select 0 memory bounds
CS1_BNDS—Chip select 1 memory bounds
CS2_BNDS—Chip select 2 memory bounds
CS3_BNDS—Chip select 3 memory bounds
CS0_CONFIG—Chip select 0 configuration
CS1_CONFIG—Chip select 1 configuration
CS2_CONFIG—Chip select 2 configuration
CS3_CONFIG—Chip select 3 configuration
TIMING_CFG_3—DDR SDRAM timing configuration 3
TIMING_CFG_0—DDR SDRAM timing configuration 0
TIMING_CFG_1—DDR SDRAM timing configuration 1
TIMING_CFG_2—DDR SDRAM timing configuration 2
DDR_SDRAM_CFG—DDR SDRAM control configuration
DDR_SDRAM_CFG_2—DDR SDRAM control configuration
2
DDR_SDRAM_MODE—DDR SDRAM mode configuration
DDR_SDRAM_MODE_2—DDR SDRAM mode configuration
2
DDR_SDRAM_MD_CNTL—DDR SDRAM mode control
DDR_SDRAM_INTERVAL—DDR SDRAM interval
configuration
DDR_DATA_INIT—DDR SDRAM data initialization
DDR_SDRAM_CLK_CNTL—DDR SDRAM clock control
Table B-1. Memory Map (continued)
Register
Block Base Address: 0x0_2000
e500 Coherency Module
DDR Memory Controller
4-byte
R/W
4-byte
R/W
Mixed
Mixed
Mixed
Mixed
Mixed
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0x0000_0003
0x0000_0000
0x8000_0010
0x8000_0010
0x8000_0010
0x8000_0010
0x8000_0010
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0011_0105
0x0000_0000
0x0000_0000
0x0200_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0200_0000
0x0*00_0000
Reset
Freescale Semiconductor
Section/Page
9.4.1.10/9-26
9.4.1.11/9-26
9.4.1.12/9-29
9.4.1.13/9-29
9.4.1.14/9-30
9.4.1.1/9-11
9.4.1.2/9-11
9.4.1.3/9-13
9.4.1.4/9-14
9.4.1.5/9-16
9.4.1.6/9-18
9.4.1.7/9-20
9.4.1.8/9-23
9.4.1.9/9-25
8.2.1.1/8-3
8.2.1.2/8-4
8.2.1.3/8-5
8.2.1.4/8-5
8.2.1.5/8-6
8.2.1.6/8-7
8.2.1.7/8-7
8.2.1.8/8-8
8.2.1.9/8-9

Related parts for MPC8544DS