MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 552

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
Serial Communication Controllers (SCCs)
7.10.21.7.2 Reception Errors. The following paragraphs describe various types of recep-
tion errors.
Overrun Error . The SCC maintains an internal FIFO for receiving data. The CP begins pro-
gramming the SDMA channel (if the data buffer is in external memory) and updating the
CRC when 8 or 32 bits (according to the RFW bit in the GSMR) are received in the FIFO. If
a FIFO overrun occurs, the SCC writes the received data byte to the internal FIFO over the
previously received byte. The previous character and its status bits are lost. Following this,
the channel closes the buffer, sets the OV bit in the BD, and generates the RX interrupt (if
enabled). The receiver then enters hunt mode immediately.
CD Lost During Message Reception . When this error occurs, the channel terminates mes-
sage reception, closes the buffer, sets the CD bit in the BD, and generates the RX interrupt
(if enabled). This error has the highest priority; the rest of the message is lost, and no other
errors are checked in the message. The receiver then enters hunt mode immediately.
7.10.21.8 TRANSPARENT MODE REGISTER (PSMR). The PSMR is called the transpar-
ent mode register when an SCC is programmed for transparent mode. However, since all
transparent mode selections are in the GSMR, this register is not used by the transparent
controller. If transparent mode is only selected for the transmitter/receiver, then the trans-
mitter/receiver may be programmed to support another protocol. In such a case, the PSMR
may be used for that other protocol.
7.10.21.9 TRANSPARENT RECEIVE BUFFER DESCRIPTOR (RX BD). •The CP reports
E—Empty
7-228
1. Detecting an error
2. Detecting a full receive buffer
3. Issuing the ENTER HUNT MODE command
4. Issuing the CLOSE Rx BD command
OFFSET + 0
OFFSET + 2
OFFSET + 4
OFFSET + 6
NOTE: Entries in boldface must be initialized by the user.
information about the received data for each buffer using an Rx BD. The CP closes the
current buffer, generates a maskable interrupt, and starts to receive data into the next
buffer after one of the following events:
0 = The data buffer associated with this Rx BD has been filled with received data, or
data reception has been aborted due to an error condition. The CPU32+ core is
free to examine or write to any fields of this Rx BD. The CP will not use this BD
again while the E-bit remains zero.
15
E
14
13
W
Freescale Semiconductor, Inc.
For More Information On This Product,
12
I
11
L
MC68360 USER’S MANUAL
Go to: www.freescale.com
10
F
CM
RX DATA BUFFER POINTER*
9
DATA LENGTH
8
DE
7
6
5
NO
4
3
CR
2
OV
1
CD
0

Related parts for MC68EN360CAI25L