M-V850E-IA4 Renesas Electronics America, M-V850E-IA4 Datasheet - Page 826

no-image

M-V850E-IA4

Manufacturer Part Number
M-V850E-IA4
Description
KIT EVAL V850E IA4 UPD70F3186
Manufacturer
Renesas Electronics America
Datasheets

Specifications of M-V850E-IA4

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
824
Notes 12. In this instruction, for convenience of mnemonic description, the source register is made reg2, but the
13. i i i i i : Lower 5 bits of imm9.
14. In the case of reg2 = reg3 (the lower 32 bits of the results are not written in the register) or reg3 = r0
15. sp/imm: specified by bits 19 and 20 of the sub-opcode.
16. ff = 00: Load sp in ep.
17. If imm = imm32, n + 3 clocks.
18. r r r r r : Other than 00000.
19. ddddddd: Higher 7 bits of disp8.
20. dddd: Higher 4 bits of disp5.
21. dddddd: Higher 6 bits of disp8.
22. Do not make a combination that satisfies all the following conditions when using the “MUL reg1, reg2,
reg1 field is used in the opcode. Therefore, the meaning of register specification in the mnemonic
description and in the opcode differs from other instructions.
r r r r r
RRRRR = reg2 specification
I I I I : Higher 4 bits of imm9.
(the higher 32 bits of the results are not written in the register), shortened by 1 clock.
reg3” instruction and “MULU reg1, reg2, reg3” instruction. Operation is not guaranteed when an
instruction that satisfies the following conditions is executed.
• Reg1 = reg3
• Reg1 ≠ reg2
• Reg1 ≠ r0
• Reg3 ≠ r0
01: Load sign expanded 16-bit immediate data (bits 47 to 32) in ep.
10: Load 16-bit logically left shifted 16-bit immediate data (bits 47 to 32) in ep.
11: Load 32-bit immediate data (bits 63 to 32) in ep.
= regID specification
APPENDIX C INSTRUCTION SET LIST
User’s Manual U16543EJ4V0UD

Related parts for M-V850E-IA4