D6417729RHF200BV Renesas Electronics America, D6417729RHF200BV Datasheet - Page 270

IC SUPER H MPU ROMLESS 208QFP

D6417729RHF200BV

Manufacturer Part Number
D6417729RHF200BV
Description
IC SUPER H MPU ROMLESS 208QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of D6417729RHF200BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, FIFO, IrDA, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
96
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.85 V ~ 2.15 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
208-QFP Exposed Pad, 208-eQFP, 208-HQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
D6417729RHF200BV
Manufacturer:
EVERLIGHT
Quantity:
1 000
Part Number:
D6417729RHF200BV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
5. Register specifications
6. Register specifications
Rev. 5.0, 09/03, page 222 of 806
BARA = H'00000500, BAMRA = H'00000000, BBRA = H'0057, BARB = H'00001000,
BAMRB = H'00000000, BBRB = H'0057, BDRB = H'00000000, BDMRB = H'00000000,
BRCR = H'00300001, BETR = H'0005
Specified conditions: Channel A/channel B independent mode
On channel A, a user break occurs before the instruction at address H'00000500 is executed.
On channel B, a user break occurs before the fifth instruction execution after the instruction at
address H'00001000 has been executed four times.
BARA = H'00008404, BAMRA = H'00000FFF, BBRA = H'0054, BARB = H'00008010,
BAMRB = H'00000006, BBRB = H'0054, BDRB = H'00000000, BDMRB = H'00000000,
BRCR = H'00000400, BASRA = H'80, BASRB = H'70
Specified conditions: Channel A/channel B independent mode
A user break occurs after an instruction with ASID = H'80 and address H'00008000 to
H'00008FFE is executed or before instructions with ASID = H'70 and addresses H'00008010
to H'00008016 are executed.
Address:
Bus cycle: CPU/instruction fetch (before instruction execution)/read/longword
Address:
Data:
Bus cycle: CPU/instruction fetch (before instruction execution)/read/longword
Execution-times break enabled (5 times)
Address:
Bus cycle: CPU/instruction fetch (after instruction execution)/read (operand size is not
Address:
Data:
Bus cycle: CPU/instruction fetch (before instruction execution)/read (operand size is not
Channel A
Channel B
Channel A
Channel B
H'00000500, Address mask: H'00000000
H'00001000, Address mask: H'00000000
H'00000000, Data mask: H'00000000
H'00008404, Address mask: H'00000FFF, ASID: H'80
included in the condition)
H'00008010, Address mask: H'00000006, ASID: H'70
H'00000000, Data mask: H'00000000
included in the condition)

Related parts for D6417729RHF200BV