EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 294

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
PS019209-0504
Table 170. EMAC Buffer Size Register
(EMAC_BUFSZ = 004Bh)
EMAC Interrupt Enable Register
Enabling the Receive Overrun interrupt allows software to detect an overrun con-
dition as soon as it occurs. If this interrupt is not set, then an overrun cannot be
detected until the software processes the Receive packet with the overrun and
checks the Receive status in the Rx descriptor table. Because the receiver is dis-
abled by an overrun error until the Rx_OVR bit is cleared in the EMAC_ISTAT reg-
ister, this packet is the final packet in the Receive buffer. To reenable the receiver
before all of the Receive packets are processed and the Receive buffer is empty,
software can enable this interrupt to detect the overrun condition early. As it pro-
cesses the Receive packets, it can reenable the receiver when the number of free
buffers is greater than the number of minimum buffers. See Table 171.
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
[7:6]
BUFSZ
[5:0]
TPCF_LEV
Note: *00h disables the hardware-generated Transmit Pause Control Frame.
Value
00
01
10
11
00h–
3Fh
R/W
Description
Set EMAC Rx/Tx buffer size to 256 bytes.
Set EMAC Rx/Tx buffer size to 128 bytes.
Set EMAC Rx/Tx buffer size to 64 bytes.
Set EMAC Rx/Tx buffer size to 32 bytes.
Transmit Pause Control Frame level.*
P R E L I M I N A R Y
7
0
R/W
6
0
R/W
5
0
R/W
4
0
R/W
Ethernet Media Access Controller
3
0
Product Specification
R/W
2
0
eZ80F91 MCU
R/W
1
0
R/W
0
0
275

Related parts for EZ80F91MCU