EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 132

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
PS019209-0504
Flash Control Register
The Flash Control register enables or disables memory access to Flash memory.
I/O access to the Flash control registers and to Flash memory is still possible
while Flash memory space access is disabled.
The minimum access time of internal Flash memory is 60 ns. The Flash Control
Register must be configured to provide the appropriate number of wait states
based on the system clock frequency of the eZ80F91 device. Because the maxi-
mum SCLK frequency is 50 MHZ (20 ns), the default upon RESET is for four wait
states to be inserted for Flash memory access (Flash memory access + one eZ80
Bus Cycle = 60 ns + 20 ns = 80 ns; 80 ns ÷ 20 ns = 4 wait states). See Table 37.
Table 37. Flash Control Register
(FLASH_CTRL = 00F8h)
Bit
Reset
CPU Access
Note: R/W = Read/Write, R = Read Only.
Bit
Position
[7:5]
FLASH_WAIT
[4]
[3]
FLASH_EN
[2:0]
Value Description
000
001
010
011
100
101
110
111
0
0
1
000
R/W
0 wait states are inserted when the Flash is active.
1 wait state is inserted when the Flash is active.
2 wait states are inserted when the Flash is active.
3 wait states are inserted when the Flash is active.
4 wait states are inserted when the Flash is active.
5 wait states are inserted when the Flash is active.
6 wait states are inserted when the Flash is active.
7 wait states are inserted when the Flash is active.
Reserved
Flash memory access is disabled.
Flash memory access is enabled.
Reserved
P R E L I M I N A R Y
7
1
R/W
6
0
R/W
5
0
R
4
0
R/W
3
1
Product Specification
R
2
0
eZ80F91 MCU
R
1
0
Flash Memory
R
0
0
113

Related parts for EZ80F91MCU