EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 263

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
Table 133. EMAC Interrupts
PS019209-0504
Interrupt
EMAC System Interrupts
EMAC Transmitter Interrupts
EMAC Receiver Interrupts
Transmit State Machine Error
MIIMGT Done
Receive Overrun
Transmit Control Frame
Transmit Done
Receive Control Frame
Receive Pause Control Frame
Receive Done
EMAC Interrupts
Eight different sources of interrupts from the EMAC are described in Table 133.
Description
Bit 7 (TxFSMERR_STAT) of the EMAC Interrupt Status Register
(EMAC_ISTAT). A Transmit State Machine Error should never
occur. However, if this bit is set, the entire transmitter module
must be reset.
Bit 6 (MGTDONE_STAT) of the Interrupt Status Register
(EMAC_ISTAT). This bit is set when communicating to the PHY
over the MII during a Read or Write operation.
Bit 2 (Rx_OVR_STAT) of the Interrupt Status Register
(EMAC_ISTAT). If this bit is set, all incoming packets are ignored
until this bit is cleared by software.
Transmit Control Frame = Bit 1 (Tx_CF_STAT) of the Interrupt
Status Register (EMAC_ISTAT). Denotes when control frame
transmission is complete.
Bit 0 (Tx_DONE_STAT) of the Interrupt Status Register
(EMAC_ISTAT). Denotes when packet transmission is complete.
Bit 5 (Rx_CF_STAT) of the Interrupt Status Register
(EMAC_ISTAT). Denotes when control frame reception is
complete.
Bit 4 (Rx_PCF_STAT) of the Interrupt Status Register
(EMAC_ISTAT). Denotes when pause control frame reception is
complete.
Bit 3 (Rx_DONE_STAT) of the Interrupt Status Register
(EMAC_ISTAT). Denotes when control frame reception is
complete.
P R E L I M I N A R Y
Ethernet Media Access Controller
Product Specification
eZ80F91 MCU
244

Related parts for EZ80F91MCU