EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 234

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
PS019209-0504
SPI Baud Rate Generator Registers—Low Byte and High Byte
These registers hold the Low and High bytes of the 16-bit divisor count loaded by
the CPU for baud rate generation. The 16-bit clock divisor value is returned by
{SPI_BRG_H, SPI_BRG_L}. Upon RESET, the 16-bit BRG divisor value resets to
0002h
0003h
must be between
A Write to either the Low- or High-byte registers for the BRG Divisor Latch causes
both bytes to be loaded into the BRG counter and a restart of the count. See
Tables 112 and 113.
Table 112. SPI Baud Rate Generator Register—Low Byte
(SPI_BRG_L = 00B8h)
Table 113. SPI Baud Rate Generator Register—High Byte
(SPI_BRG_H = 00B9h)
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
[7:0]
SPI_BRG_L
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
[7:0]
SPI_BRG_H
. When configured as a Master, the 16-bit divisor value must be between
and
FFFFh
Value
00h–
FFh
Value
00h–
FFh
, inclusive. When configured as a Slave, the 16-bit divisor value
0004h
R/W
Description
These bits represent the Low byte of the 16-bit Baud Rate
Generator divider value. The complete BRG divisor value is
returned by {SPI_BRG_H, SPI_BRG_L}.
R/W
Description
These bits represent the High byte of the 16-bit Baud Rate
Generator divider value. The complete BRG divisor value is
returned by {SPI_BRG_H, SPI_BRG_L}.
and
P R E L I M I N A R Y
7
0
7
0
FFFFh
R/W
R/W
6
0
6
0
, inclusive.
R/W
R/W
5
0
5
0
R/W
R/W
4
0
4
0
R/W
R/W
3
0
3
0
Product Specification
Serial Peripheral Interface
R/W
R/W
2
0
2
0
eZ80F91 MCU
R/W
R/W
1
1
1
0
R/W
R/W
0
0
0
0
215

Related parts for EZ80F91MCU