EZ80F91MCU ZILOG [Zilog, Inc.], EZ80F91MCU Datasheet - Page 211

no-image

EZ80F91MCU

Manufacturer Part Number
EZ80F91MCU
Description
eZ80Acclaim-TM Flash Microcontrollers
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
PS019209-0504
UART Receive Buffer Register
The bits in this register reflect the data received. If less than eight bits are pro-
grammed for reception, the lower bits of the byte reflect the bits received, whereas
upper unused bits are 0. The Receive FIFO is mapped at this address. If the FIFO
is disabled, this buffer is only one byte deep.
These registers share the same address space as the UARTx_THR and
UARTx_BRG_L registers. See Table 97.
Table 97. UART Receive Buffer Registers
(UART0_RBR = 00C0h, UART1_RBR = 00 D0h)
UART Interrupt Enable Register
The UARTx_IER register is used to enable and disable the UART interrupts. The
UARTx_IER registers share the same I/O addresses as the UARTx_BRG_H reg-
isters. See Table 98.
Table 98. UART Interrupt Enable Registers
(UART0_IER = 00C1h, UART1_IER = 00D1h)
Bit
Reset
CPU Access
Note: R = Read only.
Bit
Position
[7:0]
R
Bit
Reset
CPU Access
Note: R/W = Read/Write.
Bit
Position
[7:5]
4
TCIE
x
D
Value
00h–
FFh
Value
000
0
1
Description
Receive data byte.
R/W
Description
Reserved
Transmission complete interrupt is disabled
Transmission complete interrupt is generated when both the
transmit hold register and the transmit shift register are empty
P R E L I M I N A R Y
X
R
7
7
0
R/W
R
6
X
6
0
R/W
R
X
5
5
0
Universal Asynchronous Receiver/Transmitter
R/W
R
X
4
4
0
R/W
R
X
3
3
0
Product Specification
R/W
R
X
2
2
0
eZ80F91 MCU
R/W
X
R
1
1
0
R/W
X
R
0
0
0
192

Related parts for EZ80F91MCU