MC68360VR25VL Freescale Semiconductor, MC68360VR25VL Datasheet - Page 937

IC MPU QUICC 25MHZ 357-PBGA

MC68360VR25VL

Manufacturer Part Number
MC68360VR25VL
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68360VR25VL

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360VR25VL
Manufacturer:
Exar
Quantity:
160
Part Number:
MC68360VR25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68360VR25VL
Quantity:
310
Part Number:
MC68360VR25VLR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Figure D-5 shows the line interface unit, LIU, being the master and providing the QUICC32
with clocks. It is also possible to let the QUICC32 be the master and provide clocks and syn-
chronization pulses through its baud rate generators, both to itself and other devices on the
TDM bus.
D.2.4 The QMC Microcode
The standard QUICC can handle one logical channel performing the protocol framework for
each of its serial channels. This logical channel can be used in time division multiplexed
interfaces as described above. The QMC protocol emulates up to 32 serial controllers that
can operate in either HDLC mode or transparent mode within one single SCC.
The QMC microcode is ROM based and in order to create enough memory space, the
QUICC32 has the Centronics and BISYNC protocols removed.
The QUICC32 has the internal dual-port RAM enlarged by 192 bytes to accommodate the
parameters used by the QMC microcode.
The standard QUICC housed all the buffer descriptor table in internal RAM and the actual
data areas in either internal or external RAM. The QUICC32 needs an area in external mem-
ory for its buffer descriptor. This reserved memory area shall start at an address on a 64 K
boundary. The data buffers have to reside in external main memory. See Figure D-6 for
memory partitioning.
Freescale Semiconductor, Inc.
For More Information On This Product,
LIU
Figure D-5. TDM Connections
MC68360 USER’S MANUAL
Go to: www.freescale.com
Tx
Rx
Rx AND Tx CLOCKS AND FRAME SYNCHRONIZATION
OTHER SYSTEM
FUNCTIONS
QUICC32
MC68MH360 Product Brief
OTHER PCM
LINE DEVICES

Related parts for MC68360VR25VL