MC68360VR25VL Freescale Semiconductor, MC68360VR25VL Datasheet - Page 503

IC MPU QUICC 25MHZ 357-PBGA

MC68360VR25VL

Manufacturer Part Number
MC68360VR25VL
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68360VR25VL

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360VR25VL
Manufacturer:
Exar
Quantity:
160
Part Number:
MC68360VR25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68360VR25VL
Quantity:
310
Part Number:
MC68360VR25VLR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
DRT—Disable Receiver While Transmitting
BUS—HDLC Bus Mode
BRM—HDLC Bus RTS Mode
MFF—Multiple Frames in FIFO
7.10.17.9 HDLC RECEIVE BUFFER DESCRIPTOR (RX BD). The HDLC controller uses
the Rx BD to report information about the received data for each buffer. An example of the
Rx BD process is shown in Figure 7-52.
This bit is only valid if BUS = 1; otherwise, it is ignored.
0 = Normal operation
1 = While data is being transmitted by the SCC, the receiver is disabled, being gated
0 = Normal HDLC operation
1 = HDLC Bus operation selected. See 7.10.18 HDLC Bus Controller for more details.
0 = Normal RTS operation during HDLC Bus mode. RTS is asserted on the first bit of
1 = Special RTS operation during HDLC Bus mode. RTS is delayed by one bit with re-
0 = Normal operation. The transmit FIFO can never contain more than one HDLC
1 = The transmit FIFO can contain multiple frames, but CTS lost is not guaranteed to
by the internal RTS signal. This configuration is useful if the HDLC channel is con-
figured onto a multidrop line and the user does not wish to receive his own trans-
mission.
the transmit frame and negated after the first collision bit is received.
spect to the normal case. This is useful when the HDLC Bus protocol is run locally,
and at the same time, transmitted over a long-distance transmission line. Data may
be delayed by one bit before it is sent over the transmission line; thus, RTS may
be used to enable the transmission line buffers. The result is a clean signal level
sent over the transmission line.
frame. The CTS lost status will be reported accurately on a per-frame basis. The
receiver is not affected by this bit.
be reported on the exact buffer/frame on which it truly occurred. This option, how-
ever, can improve the performance of HDLC transmissions in cases of small back-
to-back frames or in cases where the user desires to strongly limit the number of
flags transmitted between frames. The receiver is not affected by this bit.
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
Serial Communication Controllers (SCCs)

Related parts for MC68360VR25VL