MC68360VR25VL Freescale Semiconductor, MC68360VR25VL Datasheet - Page 554

IC MPU QUICC 25MHZ 357-PBGA

MC68360VR25VL

Manufacturer Part Number
MC68360VR25VL
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68360VR25VL

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360VR25VL
Manufacturer:
Exar
Quantity:
160
Part Number:
MC68360VR25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68360VR25VL
Quantity:
310
Part Number:
MC68360VR25VLR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Serial Communication Controllers (SCCs)
CR—CRC Error indication bits
OV—Overrun
CD—Carrier Detect Lost
Data Length
Rx Buffer Pointer
7.10.21.10 TRANSPARENT TRANSMIT BUFFER DESCRIPTOR (TX BD). Data is pre-
sented to the CP for transmission on an SCC channel by arranging it in buffers referenced
by the channel’s Tx BD table. The CP confirms transmission or indicates error conditions
using the BDs to inform the processor that the buffers have been serviced.
The status and control bits are prepared by the user before transmission and are set by the
CP after the buffer has been transmitted.
R—Ready
7-230
This frame contains a CRC error. The received CRC bytes are always written to the re-
ceive buffer.
A receiver overrun occurred during buffer reception.
The carrier detect signal was negated during buffer reception.
The data length is the number of octets that the CP has written into this BD’s data buffer.
It is written only once by the CP as the buffer is closed.
The receive buffer pointer, which always points to the first location of the associated data
buffer, must be divisible by 4 (unless the RFW bit in the GSMR is set to 8-bits wide, in
which case it may be even or odd). The buffer may reside in either internal or external
memory.
OFFSET + 0
OFFSET + 2
OFFSET + 4
OFFSET + 6
NOTE: Entries in boldface must be initialized by the user.
0 = The data buffer associated with this BD is not ready for transmission. The user is
1 = The data buffer, which has been prepared for transmission by the user, has not
free to manipulate this BD or its associated data buffer. The CP clears this bit after
the buffer has been transmitted or after an error condition is encountered.
been transmitted or is currently being transmitted. No fields of this BD may be writ-
ten by the user once this bit is set.
The actual amount of memory allocated for this buffer should be
greater than or equal to the contents of the maximum receive
buffer length register (MRBLR).
15
R
14
13
W
Freescale Semiconductor, Inc.
For More Information On This Product,
12
I
MC68360 USER’S MANUAL
11
L
Go to: www.freescale.com
TC
10
NOTE
CM
TX DATA BUFFER POINTER
9
DATA LENGTH
8
7
6
5
4
3
2
UN
1
CT
0

Related parts for MC68360VR25VL