MC68360VR25VL Freescale Semiconductor, MC68360VR25VL Datasheet - Page 374

IC MPU QUICC 25MHZ 357-PBGA

MC68360VR25VL

Manufacturer Part Number
MC68360VR25VL
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68360VR25VL

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360VR25VL
Manufacturer:
Exar
Quantity:
160
Part Number:
MC68360VR25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC68360VR25VL
Quantity:
310
Part Number:
MC68360VR25VLR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
IDMA Channels
Single Address Destination Write . During the single address destination write cycle, the
source device is controlled by the IDMA handshake signals (DREQx, DACKx, and DONEx).
When the source device requests service from the IDMA channel, the IDMA asserts of
DACKx to allow the source device to drive data onto the data bus. The data is written to the
device or to memory selected by the address in the DAPR, the destination function codes in
the FCR, and the size in the CMR. The data bus is placed in a high-impedance state for this
write cycle. For more details about the IDMA handshake signals, see 7.6.3 Interface Signals.
7.6.4.6.3 Fast-Termination Option. While in the operand transfer phase, the IDMA sup-
ports an option to achieve a transfer in the shortest possible number of clocks (see Figure
7-16).
Using the SIM60 chip-select logic, the fast-termination option can be employed to give a fast
bus access of two clock cycles rather than the standard three-cycle access time. The fast-
termination option is described in Section 6 System Integration Module (SIM60) and in Sec-
tion 4 Bus Operation.
If the fast-termination option is used with external request burst mode, an extra IDMA cycle
results on every burst transfer. In the burst mode with fast termination selected, a new cycle
starts even if DREQx negation and DACKx assertion occur simultaneously.
7-50
NOTE: This example shows a fast termination on the write cycle. The fast termination
BEING WRITTEN
PERIPHERAL IS
PERIPHERAL IS
CYCLE STEAL
BEING READ
(OUTPUT)
(OUTPUT)
REQUEST
(OUTPUT)
(OUTPUT)
DSACKx
ECO = 0
may occur on the read, write, or both.
ECO = 1
(INPUT)
CLKO1
DREQx
DACKx
DACKx
R/W
(I/O)
Figure 7-16. Fast Termination Example
AS
Freescale Semiconductor, Inc.
For More Information On This Product,
S0
OTHER CYCLE
MC68360 USER’S MANUAL
S2
Go to: www.freescale.com
S4
S0
IDMA READ
S2
S4
S0
TERMINATION
WRITE
FAST
IDMA
S4
S0

Related parts for MC68360VR25VL