MPC8313ECZQADDC Freescale Semiconductor, MPC8313ECZQADDC Datasheet - Page 744

no-image

MPC8313ECZQADDC

Manufacturer Part Number
MPC8313ECZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB ENC EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313ECZQADDC

Processor Series
MPC8313E
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4
Enhanced Three-Speed Ethernet Controllers
15-26
17–19
Bits
10
11
12
13
14
15
16
20
7
8
9
Name
XFUN
BABT
MAG
RXB
TXC
TXE
TXB
CRL
TXF
LC
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
MAC’s maximum frame length register and MACCFG2[Huge Frame] is cleared. Frame truncation occurs
when this condition occurs.
0 Transmitted frame length not exceeding maximum frame length.
1 Transmitted frame length exceeding maximum frame length when MACCFG2[Huge Frame] = 0.
0 Control frame not transmitted.
1 Control frame transmitted.
TSTAT[THLT] to be set by the eTSEC. This bit is set whenever any transmit error occurs that causes the
transmitter to halt (EBERR, LC, CRL, XFUN).
0 No transmit channel error occurred.
1 Transmit channel error occurred.
set in its status word and was not the last buffer descriptor of the frame.
0 No transmit buffer descriptor updated.
1 Transmit buffer descriptor updated.
transmit buffer descriptor (TxBD) was updated. This only occurs if the I (interrupt) bit in the status word of
the buffer descriptor is set. The specific transmit queue that was updated has its TXF bit set in TSTAT.
0 No frame transmitted/TxBD not updated.
1 Frame transmitted/TxBD updated.
Reserved
Late collision. This bit indicates that a collision occurred beyond the collision window (slot time) in
half-duplex mode. The frame is truncated with a bad CRC and the remainder of the frame is discarded.
0 No late collision occurred.
1 Late collision occurred.
the MAC’s half-duplex register’s retransmission maximum count (HAFDUP[Retransmission Maximum]). The
frame is discarded without being transmitted and transmission of the next frame commences. This only
occurs while in half-duplex mode.
0 Successive transmission collisions do not exceed maximum.
1 Successive transmission collisions exceed maximum.
was transmitted.
0 Transmit FIFO not underrun.
1 Transmit FIFO underrun.
set in its status word and was not the last buffer descriptor of the frame.
0 Receive buffer descriptor not updated.
1 Receiver buffer descriptor updated.
Reserved
Magic Packet detected when the eTSEC is in Magic Packet detection mode (MACCFG2[MPEN] = 1).
0 No Magic Packet received, or Magic Packet mode was not enabled.
1 A Magic Packet was received while in Magic Packet mode. MACCFG2[MPEN] is also cleared upon
Babbling transmit error. This bit indicates that the transmitted frame length has exceeded the value in the
Transmit control interrupt. This bit indicates that a control frame was transmitted.
Transmit error. This bit indicates that an error occurred on the transmitted channel that has caused
Transmit buffer. This bit indicates that a transmit buffer descriptor was updated whose I (interrupt) bit was
Transmit frame interrupt. This bit indicates that a frame was transmitted and that the last corresponding
Collision retry limit. This bit indicates that the number of successive transmission collisions has exceeded
Transmit FIFO underrun. This bit indicates that the transmit FIFO became empty before the complete frame
Receive buffer. This bit indicates that a receive buffer descriptor was updated which had the I (Interrupt) bit
receiving the Magic Packet.
Table 15-8. IEVENT Field Descriptions (continued)
Description
Freescale Semiconductor

Related parts for MPC8313ECZQADDC