r5s72060w200fpv Renesas Electronics Corporation., r5s72060w200fpv Datasheet - Page 449

no-image

r5s72060w200fpv

Manufacturer Part Number
r5s72060w200fpv
Description
32-bit Risc Microcomputer Superhtm Risc Engine Family / Sh7200 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72060W200FPV
Manufacturer:
NEC
Quantity:
3 490
Part Number:
R5S72060W200FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72060W200FPV
0
10.3.3
The TIOR registers are 8-bit readable/writable registers that control the TGR registers. The MTU2
has a total of eleven TIOR registers, two each for channels 0, 3, and 4, one each for channels 1 and
2, and three (TIORU_5, TIORV_5, and TIORW_5) for channel 5.
TIOR should be set while TMDR is set in normal operation, PWM mode, or phase counting mode.
The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is
cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is
cleared to 0 is specified.
When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register
operates as a buffer register.
• TIORH_0, TIOR_1, TIOR_2, TIORH_3, TIORH_4
Bit
7 to 4
3 to 0
Bit Name
IOB[3:0]
IOA[3:0]
Timer I/O Control Register (TIOR)
Initial value:
Initial
Value
0000
0000
R/W:
Bit:
R/W
7
0
R/W
R/W
R/W
R/W
6
0
IOB[3:0]
Description
I/O Control B0 to B3
Specify the function of TGRB.
See the following tables.
TIORH_0: Table 10.12
TIOR_1:
TIOR_2:
TIORH_3: Table 10.16
TIORH_4: Table 10.18
I/O Control A0 to A3
Specify the function of TGRA.
See the following tables.
TIORH_0: Table 10.20
TIOR_1:
TIOR_2:
TIORH_3: Table 10.24
TIORH_4: Table 10.26
R/W
5
0
R/W
4
0
Section 10 Multi-Function Timer Pulse Unit 2 (MTU2)
Table 10.14
Table 10.15
Table 10.22
Table 10.23
R/W
3
0
Rev. 2.00 Dec. 09, 2005 Page 425 of 1152
R/W
2
0
IOA[3:0]
R/W
1
0
R/W
0
0
REJ09B0191-0200

Related parts for r5s72060w200fpv