r5s72060w200fpv Renesas Electronics Corporation., r5s72060w200fpv Datasheet - Page 362

no-image

r5s72060w200fpv

Manufacturer Part Number
r5s72060w200fpv
Description
32-bit Risc Microcomputer Superhtm Risc Engine Family / Sh7200 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72060W200FPV
Manufacturer:
NEC
Quantity:
3 490
Part Number:
R5S72060W200FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72060W200FPV
0
Section 8 Bus State Controller (BSC)
8.5.10
Figure 8.48 shows an example of a connection between the LSI and the burst MPX device. Figures
8.49 to 8.52 show the burst MPX space access timings.
Area 6 can be specified as the address/data multiplex I/O (MPX-I/O) interface using the TYPE2 to
TYPE0 bits in CS6BCR. This MPX-I/O interface enables the LSI to be easily connected to an
external memory controller chip that uses an address/data multiplexed 32-bit single bus. In this
case, the address and the access size for the MPX-I/O interface are output to D25 to D0 and D31
to D29, respectively, in address cycles. For the access sizes of D31 to D29, see the description of
CS6WCR for the burst MPX-I/O in section 8.4.3, CSn Space Wait Control Register (CSnWCR) (n
= 0 to 8), Burst MPX-I/O.
Address pins A25 to A0 are used to output normal addresses.
In the burst MPX-I/O interface, the bus size is fixed at 32 bits. The BSZ1 and BSZ0 bits in
CS6BCR must be specified as 32 bits. In the burst MPX-I/O interface, a software wait and
hardware wait using the WAIT pin can be inserted.
In read cycles, a wait cycle is inserted automatically following the address output even if the
software wait insertion is specified as 0.
Rev. 2.00 Dec. 09, 2005 Page 338 of 1152
REJ09B0191-0200
Burst MPX-I/O Interface
This LSI
FRAME
RD/WR
WAIT
CS6
D31
Figure 8.48 Burst MPX Device Connection Example
BS
D0
CS
BS
FRAME
WE
I/O31
I/O0
WAIT
64K × 16-bit
SRAM

Related parts for r5s72060w200fpv