r5s72060w200fpv Renesas Electronics Corporation., r5s72060w200fpv Datasheet - Page 218

no-image

r5s72060w200fpv

Manufacturer Part Number
r5s72060w200fpv
Description
32-bit Risc Microcomputer Superhtm Risc Engine Family / Sh7200 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72060W200FPV
Manufacturer:
NEC
Quantity:
3 490
Part Number:
R5S72060W200FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72060W200FPV
0
Section 7 Cache
7.4
To allow software management of the cache, cache contents can be read and written by means of
MOV instructions. The instruction cache address array is mapped onto addresses H'F0000000 to
H'F07FFFFF, and the data array onto addresses H'F1000000 to H'F17FFFFF. The operand cache
address array is mapped onto addresses H'F0800000 to H'F0FFFFFF, and the data array onto
addresses H'F1800000 to H'F1FFFFFF. Only longword can be used as the access size for the
address array and data array, and instruction fetches cannot be performed.
7.4.1
To access an address array, the 32-bit address field (for read/write accesses) and 32-bit data field
(for write accesses) must be specified.
In the address field, specify the entry address selecting the entry, The W bit for selecting the way,
and the A bit for specifying the existence of associative operation. In the W bit, B'00 is way 0,
B'01 is way 1, B'10 is way 2, and B'11 is way 3. Since the access size of the address array is fixed
at longword, specify B'00 for bits 1 and 0 of the address.
The tag address, LRU bits, U bit (only for operand cache), and V bit are specified as data. Always
specify 0 for the upper three bits (bits 31 to 29) of the tag address.
For the address and data formats, see figure 7.4.
The following three operations are possible for the address array.
(1)
The tag address, LRU bits, U bit (only for operand cache), and V bit are read from the entry
address specified by the address and the entry corresponding to the way. For the read operation,
associative operation is not performed regardless of whether the associative bit (A bit) specified by
the address is 1 or 0.
(2)
When the associative bit (A bit) in the address field is cleared to 0, write the tag address, LRU bits,
U bit (only for operand cache), and V bit, specified by the data field, to the entry address specified
by the address and the entry corresponding to the way. When writing to a cache line for which the
U bit = 1 and the V bit =1 in the operand cache address array, write the contents of the cache line
back to memory, then write the tag address, LRU bits, U bit, and V bit specified by the data field.
When 0 is written to the V bit, 0 must also be written to the U bit of that entry.
Rev. 2.00 Dec. 09, 2005 Page 194 of 1152
REJ09B0191-0200
Address Array Read
Address-Array Write (Non-Associative Operation)
Memory-Mapped Cache
Address Array

Related parts for r5s72060w200fpv