HD64F7047FW40V Renesas Electronics America, HD64F7047FW40V Datasheet - Page 492

MCU 5V 256K I-TEMP,PB-FREE 100-Q

HD64F7047FW40V

Manufacturer Part Number
HD64F7047FW40V
Description
MCU 5V 256K I-TEMP,PB-FREE 100-Q
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheet

Specifications of HD64F7047FW40V

Core Processor
SH-2
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047FW40V
0
Rev. 2.00, 09/04, page 450 of 720
Register
Name
MBx[4],
MBx[5]
Bit
11
10 to 8
7
6
5, 4
Bit Name
DART
MBC[2:0]
TCT
R/W
R/W
R/W
R/W
R/W
R/W
Description
Disable Automatic Re-Transmission
When this bit is set to 1, it disables the automatic re-
transmission of a message in the event of an error
on the CAN bus or an arbitration lost on the CAN
bus, thereby failed to obtain bus mastership. In
effect, when this function is used, the corresponding
TXCR bit is automatically set at the start of
transmission. When this bit is cleared to 0, the
HCAN2 tries to transmit the message as many times
as required until it is successfully transmitted or it is
cancelled by TXCR.
Note:
Mailbox Configuration
Set mailboxes as shown in table 15.2.
The initial value of this bit is undefined; it must be
initialized (by writing 0).
Timer Counter Transfer
When this bit is set to 1, a mailbox is configured as a
transmit mailbox, and its DLC is set to 2 or 4 and
later, the TCNTR value at the SOF is included in the
two or three bytes of the message data, instead of
MSG_DATA_2 and MSG_DATA_3. Then value of
cycle counter is included in the first byte, instead of
MSG_DATA_0. This function will be useful when the
HCAN2 performs a time master role. Table 15.3 lists
details of configuration of message data area.
Note:
The initial value of these bits are undefined; they
must be initialized (by writing 0).
This function is not supported in this LSI.
Therefore, the write value should always be
0. The read value is not guaranteed.
This function is not supported in this LSI.
Therefore, the write value should always be
0. The read value is not guaranteed.

Related parts for HD64F7047FW40V