HD64F7047FW40V Renesas Electronics America, HD64F7047FW40V Datasheet - Page 458

MCU 5V 256K I-TEMP,PB-FREE 100-Q

HD64F7047FW40V

Manufacturer Part Number
HD64F7047FW40V
Description
MCU 5V 256K I-TEMP,PB-FREE 100-Q
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheet

Specifications of HD64F7047FW40V

Core Processor
SH-2
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047FW40V
0
Rev. 2.00, 09/04, page 416 of 720
Bit
5
4, 3
Bit Name
MCR5
Initial
Value
0
All 0
R/W
R/W
R
Description
HCAN2 Sleep Mode
This bit enables or disables mode shift to sleep mode.
When this bit is set to 1, mode shift to sleep mode is
enabled. The HCAN2 enters sleep mode after current bus
access finished. The HCAN2 ignores the CAN bus
operation until sleep mode is finished. The values of two
error counters (REC and TEC) are not changed in sleep
mode and the subsequent mode. There are two methods
to clear sleep mode:
To clear sleep mode, HCAN2 makes synchronization with
the CAN bus by checking 11 recessive bits before joining
in the CAN bus activity. It means that the HCAN2 cannot
receive the first message when the above second method
is used. Also the CAN transceiver has the same feature.
Therefore, the software should be designed in this
manner.
Note:
0: HCAN2 sleep mode is cleared
1: Transition to HCAN2 sleep mode is enabled
Note:
Reserved
These bits are always read as 0. The write value should
always be 0.
Clear this bit to 0
When MCR7 is enabled, detects the dominant bit on
the CAN bus
The mailboxes should not be accessed in
HCAN2 sleep mode. If the mailboxes are
accessed in HCAN2 sleep mode, CPU may stop.
However, the CPU does not stop when registers
that are not relevant to mailboxes are accessed
in sleep mode or mailboxes are accessed in
other modes.
This mode is as same as halt mode or stopping
the clock. It means that an interrupt is generated
by IRR0 when mode shift to sleep mode is
performed. In sleep mode, only the MPI block
(MCR, GSR, IRR and IMR) can be accessed.
However, IRR1 cannot be cleared in sleep
mode, since IRR1 is ORed with the RXPR signal
which cannot be cleared in sleep mode. It is
recommended that first set halt mode, clear the
source register for IRR setting, clear halt mode,
and then make transition to sleep mode.

Related parts for HD64F7047FW40V