HD64F7047FW40V Renesas Electronics America, HD64F7047FW40V Datasheet - Page 32

MCU 5V 256K I-TEMP,PB-FREE 100-Q

HD64F7047FW40V

Manufacturer Part Number
HD64F7047FW40V
Description
MCU 5V 256K I-TEMP,PB-FREE 100-Q
Manufacturer
Renesas Electronics America
Series
SuperH® SH7047r
Datasheet

Specifications of HD64F7047FW40V

Core Processor
SH-2
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7047FW40V
0
Figure 12.8 Example of SCI Operation in Reception
Figure 12.9 Sample Serial Reception Data Flowchart (1) .......................................................... 360
Figure 12.9 Sample Serial Reception Data Flowchart (2) .......................................................... 361
Figure 12.10 Example of Communication Using Multiprocessor Format
Figure 12.11 Sample Multiprocessor Serial Transmission Flowchart ........................................ 364
Figure 12.12 Example of SCI Operation in Reception
Figure 12.13 Sample Multiprocessor Serial Reception Flowchart (1)........................................ 366
Figure 12.13 Sample Multiprocessor Serial Reception Flowchart (2)........................................ 367
Figure 12.14 Data Format in Clocked Synchronous Communication (For LSB-First) .............. 368
Figure 12.15 Sample SCI Initialization Flowchart ..................................................................... 369
Figure 12.16 Sample SCI Transmission Operation in Clocked Synchronous Mode .................. 370
Figure 12.17 Sample Serial Transmission Flowchart ................................................................. 371
Figure 12.18 Example of SCI Operation in Reception ............................................................... 372
Figure 12.19 Sample Serial Reception Flowchart ...................................................................... 373
Figure 12.20 Sample Flowchart of Simultaneous Serial Transmit and Receive Operations ...... 375
Figure 12.21 Example of Clocked Synchronous Transmission with DTC ................................. 378
Section 13 A/D Converter
Figure 13.1 Block Diagram of A/D Converter (For One Module) ............................................. 380
Figure 13.2 A/D Conversion Timing.......................................................................................... 389
Figure 13.3 External Trigger Input Timing ................................................................................ 390
Figure 13.4 Definitions of A/D Conversion Accuracy ............................................................... 393
Figure 13.5 Definitions of A/D Conversion Accuracy ............................................................... 393
Figure 13.6 Example of Analog Input Circuit ............................................................................ 394
Figure 13.7 Example of Analog Input Protection Circuit........................................................... 396
Figure 13.8 Analog Input Pin Equivalent Circuit ....................................................................... 396
Section 14 Compare Match Timer (CMT)
Figure 14.1 CMT Block Diagram............................................................................................... 397
Figure 14.2 Counter Operation ................................................................................................... 400
Figure 14.3 Count Timing .......................................................................................................... 401
Figure 14.4 CMF Set Timing...................................................................................................... 402
Figure 14.5 Timing of CMF Clear by the CPU .......................................................................... 402
Figure 14.6 CMCNT Write and Compare Match Contention .................................................... 403
Figure 14.7 CMCNT Word Write and Increment Contention .................................................... 404
Figure 14.8 CMCNT Byte Write and Increment Contention...................................................... 405
Section 15 Controller Area Network 2 (HCAN2)
Figure 15.1 HCAN2 Block Diagram .......................................................................................... 408
Figure 15.2 Register Configuration ............................................................................................ 412
Figure 15.3 Standard Format ...................................................................................................... 447
Rev. 2.00, 09/04, page xxx of xl
(Example with 8-Bit Data, Parity, One Stop Bit) ................................................... 358
(Transmission of Data H'AA to Receiving Station A) .......................................... 363
(Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit).............................. 365

Related parts for HD64F7047FW40V