hi-6131pqtf QuickLogic Corp, hi-6131pqtf Datasheet - Page 214

no-image

hi-6131pqtf

Manufacturer Part Number
hi-6131pqtf
Description
Mil-std-1553 / Mil-std-1760 3.3v Bc / Mt / Rt Multi-terminal Device
Manufacturer
QuickLogic Corp
Datasheet
EEPROM programming is locked out at step 4 for the following conditions:
4. The host writes a 2-part “unlock code” to RAM address 0x004E. The unlock code value selectively enables any
Note 1: Default. No terminal devices (BC, MT, RT1, RT2) are started. The host must write Master Configuration
Register 0x0000 to start terminals.
Note 2: The RT1ENA register bit 6 in register 0x0000 must be set before step 4. During auto-initialization events,
the RT1ENA and AUTOEN input pins must be logic 1 before rising edge of MR master reset. After auto-initialization,
RT1STEX bit 4 is automatically set in Master Configuration. Register 0x0000, starting Remote Terminal RT1 execution.
Note 3: The RT2ENA register bit 7 in register 0x0000 must be set before step 4. During auto-initialization events,
the RT2ENA and AUTOEN input pins must be logic 1 before rising edge of MR master reset. After auto-initialization,
RT2STEX bit 5 is automatically set in Master Configuration Register 0x0000, starting Remote Terminal RT2 execution.
Note 4: The MTENA register bit 8 in register 0x0000 must be set before step 4. During auto-initialization events, the
MTENA and AUTOEN input pins must be logic 1 before rising edge of MR master reset. After auto-initialization, the
SMT or IMT MTENA bit is automatically set in Master Configuration Register 0x0000, starting Bus Monitor execution.
Note 5: The BCENA register bit 12 in register 0x0000 must be set before step 4. During auto-initialization events,
the BCENA and AUTOEN input pins must be logic 1 before rising edge of MR master reset. After auto-initialization,
BCSTRT bit 13 is automatically pulsed in Master Configuration Register 0x0000, starting Bus Controller execution.
combination of terminal devices (BC, MT, RT1, RT2) to automatically start execution, after subsequent auto-initial-
ization sequences are performed. Programmed here, the same combination of terminal devices is simultaneously
enabled after every initialization. Unlock words are encoded as shown in Table 18.
ACTIVE output pin assertion occurs after MR master reset.
RT1STEX bit 4, RT2STEX bit 5 or MTENA bit 8 is set in Master Configuration Reg 0x0000.
0xACCA
0xA0CA
0xA3CA
0xAC0A
0xAC3A
0xACFA
0xAFCA
0xAF0A
0xAF3A
0xAFFA
0xA00A
0xA03A
0xA0FA
0xA30A
0xA33A
0xA3FA
Word 1
0x5CC5
0x5FC5
0x5CF5
0x5C35
0x5C05
0x53C5
0x50C5
0x5FF5
0x5F35
0x5F05
0x53F5
0x50F5
0x5335
0x5305
0x5035
0x5005
Word 2
Table 18. Terminal Unlock Word Encoding
Initialize RT1
No auto init.
HOLT INTEGRATED CIRCUITS
HI-6130, HI-6131
X
X
X
X
X
X
X
X
1
2
214
Initialize RT2
No auto init.
X
X
X
X
X
X
X
X
3
Initialize MT
No auto init.
X
X
X
X
X
X
X
X
4
Initialize BC
No auto init.
X
X
X
X
X
X
X
X
5

Related parts for hi-6131pqtf