HD6417712BPV Renesas Electronics America, HD6417712BPV Datasheet - Page 166

MPU 1.5/3.3V 0K PB-FREE 256-BGA

HD6417712BPV

Manufacturer Part Number
HD6417712BPV
Description
MPU 1.5/3.3V 0K PB-FREE 256-BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH Ethernetr
Datasheet

Specifications of HD6417712BPV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, FIFO, SCI, SIO
Peripherals
DMA, POR, WDT
Number Of I /o
24
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417712BPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 3 DSP Operating Unit
guard-bit parts, the DC bit is set. Even though guard bits are provided in the destination register,
the DC bit always indicates the result of when no guard bits are provided. So, the DC bit is always
set if the guard-bit parts are used for large number representation. Some DC bit generation
examples in overflow mode are shown in figure 3.13.
Signed Greater Than Mode: CS[2:0] = 100: The DC bit indicates whether or not the source 1
data (signed) is greater than the source 2 data (signed) as the result of compare operation PCMP.
This mode is similar to the Negative Value Mode described before, because the result of a
compare operation is a positive value if the source 1 data is greater than the source 2 data.
However, the signed bit of the result shows a negative value if the compare operation yields a
result beyond the range of the destination operand, including the guard-bit parts (called “Over-
range”), even though the source 1 data is greater than the source 2 data. The DC bit is updated
concerning this type of special case in this condition mode. The equation below shows the
definition of getting this condition:
When the PCMP operation is executed under this condition mode, the result of the DC bit is the
same as the T bit’s result of the CMP/GT operation of the CPU instruction.
Signed Greater Than or Equal Mode: CS[2:0] = 101: The DC bit indicates whether the source
1 data (signed) is greater than or equal to the source 2 data (signed) as the result of compare
operation PCMP. This mode is similar to the Signed Greater Than Mode described before but the
equal case is also included in this mode. The equation below shows the definition of getting this
condition:
When the PCMP operation is executed under this condition mode, the result of the DC bit is the
same as the T bit’s result of a CMP/GE operation of the SH core instruction.
Rev. 1.00 Dec. 27, 2005 Page 122 of 1044
REJ09B0269-0100
DC = ~ {(Negative ^ Over-range) | Zero}
DC = ~ (Negative ^ Over-range)
+)
Figure 3.13 DC Bit Generation Examples in Overflow Mode
Guard bits
1111
1111
111111110111111111111111
1111
1111
Overflow case
Example 1
1111
1000
Overflow detecting field
1111
0000
1111
0000
1111
0000
+)
1111
1111
111111111000 0000 0000 0000
Guard bits
1111
1111
Non overflow case
Example 2
1111
1000
Overflow detecting field
1111
0000
1111
0000
1111
0001

Related parts for HD6417712BPV