ATSAM3U4CA-CU Atmel, ATSAM3U4CA-CU Datasheet - Page 462

IC MCU 32BIT 256KB FLSH 100TFBGA

ATSAM3U4CA-CU

Manufacturer Part Number
ATSAM3U4CA-CU
Description
IC MCU 32BIT 256KB FLSH 100TFBGA
Manufacturer
Atmel
Series
SAM3Ur
Datasheets

Specifications of ATSAM3U4CA-CU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
96MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
57
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
52K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 4x10b, 4x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TFBGA
Processor Series
ATSAM3x
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
52 KB
Interface Type
3xUSART, TWI, 4xSPI, Bus
Maximum Clock Frequency
96 MHz
Number Of Programmable I/os
57
Number Of Timers
8
Operating Supply Voltage
1.62 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-CM3, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3U-EK
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3U4CA-CU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3U4CA-CU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
28.2
Figure 28-1. General Clock Block Diagram
28.3
462
XOUT32
(Supply Controller)
Block Diagram
XIN32
XOUT
Master Clock Controller
XIN
SAM3U Series
XTALSEL
Clock Generator
RC Oscillator
12/8/4 MHz
Embedded
Management
Embedded
32 kHz RC
3-20 MHz
Oscillator
32768 Hz
Status
Oscillator
Oscillator
Crystal
Controller
Crystal
Fast
Power
The Master Clock Controller provides selection and division of the Master Clock (MCK). MCK is
the clock provided to all the peripherals and the memory controller.
The Master Clock is selected from one of the clocks provided by the Clock Generator. Selecting
the Slow Clock provides a Slow Clock signal to the whole device. Selecting the Main Clock
saves power consumption of the PLLs.
The Master Clock Controller is made up of a clock selector and a prescaler. It also contains a
Master Clock divider which allows the processor clock to be faster than the Master Clock.
The Master Clock selection is made by writing the CSS field (Clock Source Selection) in
PMC_MCKR (Master Clock Register). The prescaler supports the division by a power of 2 of the
selected clock between 1 and 64, and the division by 3. The PRES field in PMC_MCKR pro-
grams the prescaler.
Each time PMC_MCKR is written to define a new Master Clock, the MCKRDY bit is cleared in
PMC_SR. It reads 0 until the Master Clock is established. Then, the MCKRDY bit is set and can
Control
0
1
0
1
MOSCSEL
USB UTMI
PLLA and
Divider
PLL
UPLL Clock
UPLLCK
Main Clock
MAINCK
PLLA Clock
PLLACK
Slow Clock
SLCK
UPLLDIV
/1,/2
MAINCK
UPLLCK
PLLACK
SLCK
Master Clock Controller
MAINCK
UPLLCK
PLLACK
/1,/2,/3,/4,...,/64
SLCK
MCK
Prescaler
Programmable Clock Controller
/1,/2,/4,...,/64
Prescaler
Sleep Mode
Processor
Clock Controller
Controller
ON/OFF
Divider
Clock
Peripherals
ON/OFF
/8
Free Running Clock
Processor Clock
6430D–ATARM–25-Mar-11
Master Clock
USB Clock
UDPCK
FCLK
HCLK
SysTick
MCK
int
periph_clk[..]
pck[..]

Related parts for ATSAM3U4CA-CU