TMPA901CMXBG Toshiba, TMPA901CMXBG Datasheet - Page 586

no-image

TMPA901CMXBG

Manufacturer Part Number
TMPA901CMXBG
Description
Microcontrollers (MCU) 32-bit RISC MCU 16kb ARM926EJ 16kb 200Mhz
Manufacturer
Toshiba
Datasheet

Specifications of TMPA901CMXBG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
-
Rom Type
ROMless
Ram (kbytes)
32
Number Of Pins
177
Package
BGA
Vcc
3V
Tft Lcd Controller
Y
Touchscreen Controller
Y
Usb Host Fs With Phy
Y
Usb Device Hs With Phy
Y
Sd Host Controller
-
Cmos Image Sensor Interface
-
I2s
1
Ssp (ch) Spi
1
I2mc/sio (ch)
1
Uart/sio (ch)
2
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
8
10-bit Ad Converter
4
12-bit Da Converter
-
16-bit Timer / Counter
6
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
Y
Low-power Modes
Y
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPA901CMXBG
Manufacturer:
Toshiba
Quantity:
10 000
I2STSLVON = 0x0
FIFO 1 set
WS cycle
Transmission circuit State machine
[31:1]
[0]
[Description]
Bit
a. <I2STx_SLAVE>
Note: The current status of internal operation can be read by I2STST<I2STxSTATUS>
3.
When this bit is set (0
follows:
In the ACT state, the data stored in the FIFO is output.
When this bit is cleared (1
follows:
In the SBY state, no data is output from the FIFO even when it contains data.
2 process
PRE_SBY
I2STSLVON (Tx I
I2STx_SLAVE
Bit Symbol
SBY (standby)
ACT
PRE_SBY
2
S Slave Control Register)
State that can read
FIFO of Transmission
circuit
R/W
Type
1), the internal status (I2STST<I2STxSTATUS>) changes as
TMPA901CM- 585
PRE_ACT
SBY
ACT
0), the internal status (I2STST<I2STxSTATUS>) changes as
SBY
Undefined
0y0
Reset
Value
ACT
Observe I2STSLVON = 0x1
WS edge
PRE_ACT
Read as undefined. Write as zero.
Transmit output enable
0y0: OFF
0y1: ON (FIFO read enabled)
WS cycle
Address
Description
(0xF204_0000) + (0x0004)
2 process
TMPA901CM
2010-07-29

Related parts for TMPA901CMXBG