MC68331CEH25 Freescale Semiconductor, MC68331CEH25 Datasheet - Page 223

IC MCU 32BIT 25MHZ 132-PQFP

MC68331CEH25

Manufacturer Part Number
MC68331CEH25
Description
IC MCU 32BIT 25MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68331CEH25

Core Processor
CPU32
Core Size
32-Bit
Speed
25MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
18
Program Memory Type
ROMless
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Controller Family/series
68K
No. Of I/o's
18
Cpu Speed
25MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
No. Of Pwm Channels
2
Digital Ic Case Style
PQFP
Rohs Compliant
Yes
Processor Series
M683xx
Core
CPU32
Data Bus Width
32 bit
Data Ram Size
80 B
Interface Type
QSPI, SCI, UART
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
18
Number Of Timers
1
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Eeprom Size
-
Ram Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68331CEH25
Manufacturer:
PANASONIC
Quantity:
2 000
Part Number:
MC68331CEH25
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC68331CEH25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
FRZBM — Freeze Bus Monitor Enable
SLVEN — Factory Test Mode Enabled
SHEN[1:0] — Show Cycle Enable
SUPV — Supervisor/Unrestricted Data Space
MM — Module Mapping
IARB[3:0] — Interrupt Arbitration Field
D.3.2 SIMTR — System Integration Test Register
D.3.3 SYNCR — Clock Synthesizer Control Register
W — Frequency Control (VCO)
X — Frequency Control Bit (Prescale)
MC68331
USER’S MANUAL
15
W
0
This field determines what the EBI does with the external bus during internal transfer
operations.
The SUPV bit places the SIM global registers in either supervisor or user data space.
Determines SIM interrupt arbitration priority. The reset value is $F (highest priority), to
prevent SIM interrupts from being discarded during initialization.
SIMTR is used for factory test only.
RESET:
0 = When FREEZE is asserted, the bus monitor continues to operate.
1 = When FREEZE is asserted, the bus monitor is disabled.
0 = IMB is not available to an external master.
1 = An external bus master has direct access to the IMB.
0 = Registers with access controlled by the SUPV bit are accessible from either the
1 = Registers with access controlled by the SUPV bit are restricted to supervisor
0 = Internal modules are addressed from $7FF000 – $7FFFFF.
1 = Internal modules are addressed from $FFF000 – $FFFFFF.
SYNCR determines system clock operating frequency and mode of operation.
Clock frequency is determined by SYNCR bit settings as follows:
0 = Base VCO frequency
1 = VCO frequency multiplied by four
0 = VCO frequency divided by four (base system clock frequency)
1 = VCO frequency divided by two (system clock frequency doubles)
14
X
0
user or supervisor privilege level.
access only.
13
1
1
Freescale Semiconductor, Inc.
1
Y
For More Information On This Product,
1
1
Go to: www.freescale.com
REGISTER SUMMARY
8
1
EDIV
7
0
6
0
0
5
0
0
SLIMP
U
4
SLOCK
U
3
RSTEN
2
0
STSIM
1
0
$YFFA02
$YFFA04
STEXT
D-15
0
0
.
D

Related parts for MC68331CEH25