MCF5253VM140J Freescale Semiconductor, MCF5253VM140J Datasheet - Page 575

no-image

MCF5253VM140J

Manufacturer Part Number
MCF5253VM140J
Description
IC MCU 2.1MIPS 140MHZ 225MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253VM140J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-20°C ~ 70°C
Package / Case
225-MAPBGA
Processor Series
MCF525x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253VM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The following responses have the noted effects:
If Test A succeeds, but Test B fails, it means that one or more of the complete-splits have been skipped.
The host controller sets the Missed Micro-Frame status bit and clears the Active bit.
Freescale Semiconductor
ERR. The full-speed transaction completed with a time-out or bad CRC and this is a reflection of
that error to the host. The host controller sets the ERR bit in the siTD[Status] field and clears the
Active bit.
Transaction Error (XactErr). The complete-split transaction encounters a Timeout, CRC16 failure,
etc. The siTD[Status] field XactErr field is set and the complete-split transaction must be retried
immediately. The host controller must use an internal error counter to count the number of retries
as a counter field is not provided in the siTD data structure. The host controller will not retry more
than two times. If the host controller exhausts the retries or the end of the micro-frame occurs, the
Active bit is cleared.
DATAx (0 or 1). This response signals that the final data for the split transaction has arrived. The
transfer state of the siTD is advanced and the Active bit is cleared. If the Bytes To Transfer field
has not decremented to zero (including the reception of the data payload in the DATAx response),
then less data than was expected, or allowed for was actually received. This short packet event does
not set the USBINT status bit in the USBSTS register to a one. The host controller will not detect
this condition.
NYET (and Last). On each NYET response, the host controller also checks to determine whether
this is the last complete-split for this split transaction. Last was defined in
“Periodic
then the transfer state of the siTD is not advanced (never received any data) and the Active bit is
cleared. No bits are set in the Status field because this is essentially a skipped transaction. The
transaction translator must have responded to all the scheduled complete-splits with NYETs,
meaning that the start-split issued by the host controller was not received. This result should be
interpreted by the system software as if the transaction was completely skipped. The test for
whether this is the last complete split can be performed by XORing C-mask with C-prog-mask. A
zero result indicates that all complete-splits have been executed.
MDATA (and Last). See above description for testing for Last. This can only occur when there is
an error condition. Either there has been a babble condition on the full-speed link, which delayed
the completion of the full-speed transaction, or the software set up the S-mask and/or C-masks
incorrectly. The host controller must set the XactErr bit and clear the Active bit.
NYET (and not Last). See above description for testing for Last. The complete-split transaction
received a NYET response from the transaction translator. Do not update any transfer state (except
for C-prog-mask) and stay in this state.
MDATA (and not Last). The transaction translator responds with an MDATA when it has partial
data for the split transaction. For example, the full-speed transaction data payload spans from
micro-frame X to X+1 and during micro-frame X, the transaction translator responds with an
MDATA and the data accumulated up to the end of micro-frame X. The host controller advances
the transfer state to reflect the number of bytes received.
Interrupt—Do-Complete-Split.” If it is the last complete-split (with a NYET response),
MCF5253 Reference Manual, Rev. 1
Universal Serial Bus Interface
Section 24.9.12.2.7,
24-113

Related parts for MCF5253VM140J