MCF5253VM140J Freescale Semiconductor, MCF5253VM140J Datasheet - Page 455

no-image

MCF5253VM140J

Manufacturer Part Number
MCF5253VM140J
Description
IC MCU 2.1MIPS 140MHZ 225MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253VM140J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-20°C ~ 70°C
Package / Case
225-MAPBGA
Processor Series
MCF525x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253VM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
These three registers have mostly the same bits. If a bit is set in the interrupt pending register, its interrupt
is pending, and will produce an interrupt if the same bit is set in the interrupt enable register. Some bits in
the interrupt pending register are sticky bits. Writing a ‘1’ to the corresponding bit in the interrupt clear
bit, will reset them.
23.5.2.5.1
See
description of the bit fields.
Freescale Semiconductor
Address MBAR2 + 0x828 (INTERRUPT_PENDING)
1. Interrupts ata_intrq1 and ata_intrq2 only reset to 0 if during reset the interrupt input is low.
fifo_underflow
controller_idle
fifo_overflow
Reset
ata_intrq1
Figure 23-40
Field
W
R
7
6
5
4
ipbus_int. This interrupt is controlled by bits 3, 4, 5 and 6 of the interrupt registers. It will be
asserted if one of the 4 bits is set in the interrupt_pending register, while the same bit is set in the
interrupt_enable register. This interrupt goes to the CPU.
fifo_txfer_end_alarm. This interrupt is controlled by bit 7 of the interrupt registers. If ata_intrq1 is
set in both the interrupt enable and interrupt pending register, fifo_txfer_end_alarm will be
asserted. The goal of this interrupt is to inform the DMA that the running data transfer has ended.
This interrupt goes to the smart DMA.
ata_intrq1
0
7
ATA interrupt request 1. This bit reflects the value of the ATA_INTRQ interrupt input. It is set in the interrupt
pending register when the drive interrupt is pending, cleared otherwise. When the bit is set in the interrupt
pending register, and the same bit is set in the interrupt enable register, fifo_txfer_end_alarm will be asserted,
signalling the DMA the end of the transfer. The interrupt clear register has no influence on this bit.
FIFO underfow. This bit reports FIFO underflow. Sticky bit. It is set in the interrupt pending register when there
is a FIFO underflow condition. It is cleared by writing a ‘1’ to this bit in the interrupt clear register. When the bit
is set in the interrupt pending register, and the same bit is set in the interrupt enable register, ipbus_int will be
active, signalling interrupt to the cpu.
FIFO overflow. This bit reports FIFO overflow. Sticky bit. It is set in the interrupt pending register when there is
a FIFO overflow condition. It is cleared by writing a ‘1’ to this bit in the interrupt clear register. When the bit is
set in the interrupt pending register, and the same bit is set in the interrupt enable register, ipbus_int will be
active, signalling interrupt to the cpu.
Controller Idle. This bit reports controller idle. It is set when the ATA protocol engine is idle, there is no activity
on the ATA bus. It is cleared when there is activity on the ATA bus. When the bit is set in the interrupt pending
register, and the same bit is set in the interrupt enable register, ipbus_int will be active, signalling interrupt to the
cpu. The interrupt clear register has no influence on this bit.
1
Interrupt_Pending Register
for illustration of valid bits in the Interrupt_Pending Register and
fifo_underflow
Table 23-11. Interrupt Pending Register Field Description
0
6
Figure 23-40. Interrupt_Pending Register
MCF5253 Reference Manual, Rev. 1
fifo_overflow
0
5
Description
controller_idle
1
4
Advanced Technology Attachment Controller (ATA)
ata_irtrq2
0
3
Table 23-11
Access: User read-only
2
1
for
23-29
0

Related parts for MCF5253VM140J