MCF5253VM140J Freescale Semiconductor, MCF5253VM140J Datasheet - Page 522

no-image

MCF5253VM140J

Manufacturer Part Number
MCF5253VM140J
Description
IC MCU 2.1MIPS 140MHZ 225MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF525xr

Specifications of MCF5253VM140J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
140MHz
Connectivity
CAN, EBI/EMI, I²C, QSPI, UART/USART, USB OTG
Peripherals
DMA, WDT
Program Memory Type
ROMless
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.08 V ~ 1.32 V
Data Converters
A/D 6x12b
Oscillator Type
External
Operating Temperature
-20°C ~ 70°C
Package / Case
225-MAPBGA
Processor Series
MCF525x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5253VM140J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
24-60
7–0
Bit
Status
Name
This field is used by the host controller to communicate individual command execution states back to the
host controller driver (HCD) software. This field contains the status of the last transaction performed on
this qTD. The bit encodings are:
Bit
7
6
5
4
3
2
1
0
Table 24-53. qTD Token (DWord 2) (continued)
Active. Set by the software to enable the execution of transactions by the host controller.
Halted. Set by the host controller during status updates to indicate that a serious error has
occurred at the device/endpoint addressed by this qTD. This can be caused by babble, the
error counter counting down to zero, or reception of the STALL handshake from the device
during a transaction. Any time that a transaction results in the Halted bit being set, the Active
bit is also cleared.
Data Buffer Error. Set by the host controller during status update to indicate that the host
controller is unable to keep up with the reception of incoming data (overrun) or is unable to
supply data fast enough during transmission (under run). If an overrun condition occurs, the
host controller will force a time-out condition on the USB, invalidating the transaction at the
source. If the host controller sets this bit to a one, then it remains a one for the duration of
the transfer.
Babble Detected. Set by the host controller during status update when babble is detected
during the transaction. In addition to setting this bit, the host controller also sets the Halted
bit to a one. Since babble is considered a fatal error for the transfer, setting the Halted bit to
a one insures that no more transactions occur because of this descriptor.
Transaction Error (XactErr). Set by the host controller during status update in the case
where the host did not receive a valid response from the device (time-out, CRC, bad PID).
If the host controller sets this bit to a one, then it remains a one for the duration of the
transfer.
Missed Micro-Frame. This bit is ignored unless the QH[EPS] field indicates a full- or
low-speed endpoint and the queue head is in the periodic list. This bit is set when the host
controller detected that a host-induced hold-off caused the host controller to miss a required
complete-split transaction. If the host controller sets this bit to a one, then it remains a one
for the duration of the transfer.
Split Transaction State (SplitXstate). This bit is ignored by the host controller unless the
QH[EPS] field indicates a full- or low-speed endpoint. When a full- or low-speed device, the
host controller uses this bit to track the state of the split- transaction. The functional
requirements of the host controller for managing this state bit and the split transaction
protocol depends on whether the endpoint is in the periodic or asynchronous schedule. The
bit encodings are:
0 Do Start Split. This value directs the host controller to issue a Start split transaction to
1 Do Complete Split. This value directs the host controller to issue a Complete split
Ping State (P)/ERR. If the QH[EPS] field indicates a high-speed device and the PID Code
indicates an OUT endpoint, then this is the state bit for the Ping protocol. The bit encodings
are:
0 Do OUT. This value directs the host controller to issue an OUT PID to the endpoint.
1 Do Ping. This value directs the host controller to issue a PING PID to the endpoint.
If the QH[EPS] field does not indicate a high-speed device, then this field is used as an error
indicator bit. It is set by the host controller whenever a periodic split-transaction receives an
ERR handshake.
the endpoint.
transaction to the endpoint.
MCF5253 Reference Manual, Rev. 1
Description
Status Field Description
Freescale Semiconductor

Related parts for MCF5253VM140J